Patents by Inventor Isabelle Bertrand

Isabelle Bertrand has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240071755
    Abstract: A support substrate for a radiofrequency application comprises: —a base substrate made of monocrystalline silicon comprising P-type dopants and having a resistivity that is greater than or equal to 250 ohm·cm and strictly less than 500 ohm·cm, and a content of interstitial oxygen between 13 ppma and 19 ppma, —an epitaxial layer made of monocrystalline silicon comprising P-type dopants, disposed on the base substrate and having a thickness between 2 microns and 30 microns, an upper portion at least of the epitaxial layer having a resistivity greater than 3000 ohm·cm, —a charge-trapping layer made of polycrystalline silicon having a resistivity greater than or equal to 1000 ohm·cm and a thickness between 1 micron and 10 microns. A method is used for manufacturing such a support substrate.
    Type: Application
    Filed: December 23, 2021
    Publication date: February 29, 2024
    Inventors: Oleg Kononchuk, Christophe Maleville, Isabelle Bertrand, Youngpil Kim, Chee Hoe Wong
  • Publication number: 20230317496
    Abstract: A carrier substrate comprises monocrystalline silicon, and has a front face and a back face. The carrier substrate comprises: a surface region extending from the front face to a depth of between 800 nm and 2 microns, having less than 10 crystal-originated particles (COPs) (as detected by inspecting the surface using dark-field reflection microscopy); an upper region extending from the front face to a depth of between a few microns and 40 microns and having an interstitial oxygen (Oi) content less than or equal to 7.5E17 Oi/cm3 and a resistivity higher than 500 ohm·cm, and a lower region extending between the upper region and the back face and having a micro-defect (BMD) concentration greater than or equal to 1E8/cm3. A method is used to manufacture such a carrier substrate.
    Type: Application
    Filed: March 30, 2021
    Publication date: October 5, 2023
    Inventors: Isabelle Bertrand, Frédéric Alibert, Romain Bouveyron, Walter Schwarzenbach
  • Publication number: 20230215760
    Abstract: A method for manufacturing a semiconductor-on-insulator substrate for radiofrequency applications, comprises: providing a P-doped semiconductor donor substrate; forming a sacrificial layer on the donor substrate; implanting atomic species through the sacrificial layer so as to form in the donor substrate an area of embrittlement defining a thin semiconductor layer that is to be transferred; removing the sacrificial layer from the donor substrate after the implantation; providing a supporting semiconductor substrate having an electrical resistivity greater than or equal to 500 ?·cm; forming an electrically insulating layer on the supporting substrate; bonding the donor substrate on the supporting substrate, the thin semiconductor layer and the electrically insulating layer being at the interface of the bonding; detaching the donor substrate along the area of embrittlement so as to transfer the thin semiconductor layer from the donor substrate onto the supporting substrate.
    Type: Application
    Filed: May 18, 2021
    Publication date: July 6, 2023
    Inventors: Isabelle Bertrand, Walter Schwarzenbach, Frédéric Allibert
  • Publication number: 20230207382
    Abstract: A method for fabricating a semiconductor-on-insulator substrate for radiofrequency applications, comprises: forming a donor substrate through epitaxial growth of an undoped semiconductor layer on a p-doped semiconductor seed substrate; forming an electrically insulating layer on the undoped epitaxial semiconductor, implanting ion species through the electrically insulating layer, so as to form, in the undoped epitaxial semiconductor layer, a weakened area defining a semiconductor thin layer to be transferred, providing a semiconductor carrier substrate having an electrical resistivity greater than or equal to 500 ?·cm, bonding the donor substrate to the carrier substrate via the electrically insulating layer, and detaching the donor substrate along the weakened area of embrittlement so as to transfer the semiconductor thin layer from the donor substrate to the carrier substrate.
    Type: Application
    Filed: May 18, 2021
    Publication date: June 29, 2023
    Inventors: Isabelle Bertrand, Walter Schwarzenbach, Frédéric Allibert
  • Publication number: 20230025429
    Abstract: The invention relates to a method for manufacturing a semiconductor-on-insulator structure (10), comprising the following steps: —providing an FD-SOI substrate (1) comprising, successively from its base to its top: a monocrystalline substrate (2) having an electrical resistivity of between 500 ?·cm and 30 k?·cm, an interstitial oxygen content (Oi) of between 20 and 40 old ppma, and having an N- or P-type doping, an electrically insulating layer (3) having a thickness of between 20 nm and 400 nm, a monocrystalline layer (4) having a P-type doping, —heat-treating the FD-SOI substrate (1) at a temperature greater than or equal to 1175° C. for a time greater than or equal to 1 hour in order to form a P-N junction (5) in the substrate. The invention also relates to such a semiconductor-on-insulator structure.
    Type: Application
    Filed: January 7, 2021
    Publication date: January 26, 2023
    Inventors: Aymen Ghorbel, Frédéric Allibert, Damien Massy, Isabelle Bertrand, Lamia Nouri
  • Publication number: 20230005787
    Abstract: A handle substrate for a composite structure comprises a base substrate including an epitaxial layer of silicon on a monocrystalline silicon wafer obtained by Czochralski pulling, a passivation layer on and in contact with the epitaxial layer of silicon, and a charge-trapping layer on and in contact with the passivation layer. The monocrystalline silicon wafer of the base substrate exhibits a resistivity of between 10 and 500 ohm·cm, while the epitaxial layer of silicon exhibits a resistivity of greater than 2000 ohm·cm and a thickness ranging from 2 to 100 microns. The passivation layer is amorphous or polycrystalline. A method is described for forming such a substrate.
    Type: Application
    Filed: November 25, 2020
    Publication date: January 5, 2023
    Inventors: Young-Pil Kim, Daniel Delprat, Luciana Capello, Isabelle Bertrand, Frédéric Allibert
  • Publication number: 20220399200
    Abstract: A method for forming a high resistivity handle substrate for a composite substrate comprises: providing a base substrate made of silicon; exposing the base substrate to a carbon single precursor at a pressure below atmospheric pressure to form a polycrystalline silicon carbide layer having a thickness of at least 10 nm on the surface of the base substrate; and then growing a polycrystalline charge trapping layer on the carbon-containing layer.
    Type: Application
    Filed: November 25, 2020
    Publication date: December 15, 2022
    Inventors: Young-Pil Kim, Isabelle Bertrand, Christelle Veytizou
  • Publication number: 20220359272
    Abstract: A semiconductor structure for radio frequency applications includes a support substrate made of silicon and comprising a mesoporous layer, a dielectric layer arranged on the mesoporous layer and a superficial layer arranged on the dielectric layer. The mesoporous layer comprises hollow pores, the internal walls of which are mainly lined with oxide. The mesoporous layer has a thickness between 3 and 40 microns and a resistivity greater than 20 kohm.cm over its entire thickness. The support substrate has a resistivity between 0.5 and 4 ohm.cm. The invention also relates to a method for producing such a semiconductor structure.
    Type: Application
    Filed: March 25, 2020
    Publication date: November 10, 2022
    Inventors: Emmanuel Augendre, Frédéric Gaillard, Thomas Lorne, Emmanuel Rolland, Christelle Veytizou, Isabelle Bertrand, Frédéric Allibert
  • Publication number: 20220301847
    Abstract: A support for a semiconductor structure includes a base substrate, a first silicon dioxide insulating layer positioned on the base substrate and having a thickness greater than 20 nm, and a charge trapping layer having a resistivity higher than 1000 ohm·cm and a thickness greater than 5 microns positioned on the first insulating layer.
    Type: Application
    Filed: June 2, 2022
    Publication date: September 22, 2022
    Inventors: Patrick Reynaud, Marcel Broekaart, Frédéric Allibert, Christelle Veytizou, Luciana Capello, Isabelle Bertrand
  • Publication number: 20220247374
    Abstract: A method for manufacturing a structure comprising a thin layer transferred onto a support provided with a charge trapping layer, the method comprising the following steps: —preparing the support comprising forming the trapping layer on a base substrate, the trapping layer having a hydrogen concentration of less than 10{circumflex over (?)}18 at/cm{circumflex over (?)}; —joining the support to a donor substrate by way of a dielectric layer having a hydrogen concentration of less than 10{circumflex over (?)}20 at/cm{circumflex over (?)}3 or comprising a barrier preventing the diffusion of hydrogen toward the trapping layer or having low hydrogen diffusivity; —removing part of the donor substrate to form the thin layer; the manufacturing method exposing the structure to a temperature below a maximum temperature of 1000° C. The present disclosure also relates to a structure obtained at the end of this method.
    Type: Application
    Filed: March 26, 2020
    Publication date: August 4, 2022
    Inventors: Isabelle Bertrand, Alexis Drouin, Isabelle Huyet, Eric Butaud, Morgane Logiou
  • Patent number: 11373856
    Abstract: A support for a semiconductor structure includes a base substrate, a first silicon dioxide insulating layer positioned on the base substrate and having a thickness greater than 20 nm, and a charge trapping layer having a resistivity higher than 1000 ohm·cm and a thickness greater than 5 microns positioned on the first insulating layer.
    Type: Grant
    Filed: January 11, 2018
    Date of Patent: June 28, 2022
    Assignee: Soitec
    Inventors: Patrick Reynaud, Marcel Broekaart, Frederic Allibert, Christelle Veytizou, Luciana Capello, Isabelle Bertrand
  • Publication number: 20200020520
    Abstract: A support for a semiconductor structure includes a base substrate, a first silicon dioxide insulating layer positioned on the base substrate and having a thickness greater than 20 nm, and a charge trapping layer having a resistivity higher than 1000 ohm·cm and a thickness greater than 5 microns positioned on the first insulating layer.
    Type: Application
    Filed: January 11, 2018
    Publication date: January 16, 2020
    Inventors: Patrick Reynaud, Marcel Broekaart, Frederic Allibert, Christelle Veytizou, Luciana Capello, Isabelle Bertrand
  • Patent number: 10510531
    Abstract: A method of fabrication of a semiconductor element includes a step of rapid heat treatment in which a substrate comprising a base having a resistivity greater than 1000 Ohm·cm is exposed to a peak temperature sufficient to deteriorate the resistivity of the base. The step of rapid heat treatment is followed by a curing heat treatment in which the substrate is exposed to a curing temperature between 800° C. and 1250° C. and then cooled at a cooldown rate less than 5° C./second when the curing temperature is between 1250° C. and 1150° C., less than 20° C./second when the curing temperature is between 1150° C. and 1100° C., and less than 50° C./second when the curing temperature is between 1100° C. and 800° C.
    Type: Grant
    Filed: November 3, 2017
    Date of Patent: December 17, 2019
    Assignee: Soitec
    Inventors: Oleg Kononchuk, Isabelle Bertrand, Luciana Capello, Marcel Broekaart
  • Patent number: 10297464
    Abstract: A process for the manufacture of a semiconductor element includes a stage of rapid heat treatment of a substrate comprising a charge-trapping layer, which is capable of damaging an RF characteristic of the substrate. The rapid heat treatment stage is followed by a healing heat treatment of the substrate between 700° C. and 1,100° C., for a period of time of at least 15 seconds.
    Type: Grant
    Filed: June 1, 2016
    Date of Patent: May 21, 2019
    Assignee: Soitec
    Inventors: Marcel Broekaart, Luciana Capello, Isabelle Bertrand, Norbert Colombet
  • Publication number: 20180182640
    Abstract: A process for the manufacture of a semiconductor element includes a stage of rapid heat treatment of a substrate comprising a charge-trapping layer, which is capable of damaging an RF characteristic of the substrate. The rapid heat treatment stage is followed by a healing heat treatment of the substrate between 700° C. and 1100° C., for a period of time of at least 15 seconds.
    Type: Application
    Filed: June 1, 2016
    Publication date: June 28, 2018
    Inventors: Marcel Broekaart, Luciana Capello, Isabelle Bertrand, Norbert Colombet
  • Publication number: 20180130698
    Abstract: A method of fabrication of a semiconductor element includes a step of rapid heat treatment in which a substrate comprising a base having a resistivity greater than 1000 Ohm·cm is exposed to a peak temperature sufficient to deteriorate the resistivity of the base. The step of rapid heat treatment is followed by a curing heat treatment in which the substrate is exposed to a curing temperature between 800° C. and 1250° C. and then cooled at a cooldown rate less than 5° C./second when the curing temperature is between 1250° C. and 1150° C., less than 20° C./second when the curing temperature is between 1150° C. and 1100° C., and less than 50° C./second when the curing temperature is between 1100° C. and 800° C.
    Type: Application
    Filed: November 3, 2017
    Publication date: May 10, 2018
    Inventors: Oleg Kononchuk, Isabelle Bertrand, Luciana Capello, Marcel Broekaart
  • Patent number: 9653536
    Abstract: A method for fabricating a structure comprising, in succession, a support substrate, a dielectric layer, an active layer, a separator layer of polycrystalline silicon, comprising the steps of: a) providing a donor substrate, b) forming an embrittlement area in the donor substrate, c) providing the support structure, d) forming the separator layer on the support substrate, e) forming the dielectric layer, f) assembling the donor substrate and the support substrate, g) fracturing the donor substrate along the embrittlement area, h) subjecting the structure to a strengthening annealing of at least 10 minutes, the fabrication method being noteworthy in that step d) is executed in such a way that the polycrystalline silicon of the separator layer exhibits an entirely random grain orientation, and in that the strengthening annealing is executed at a temperature strictly greater than 950° C. and less than 1200° C.
    Type: Grant
    Filed: December 2, 2013
    Date of Patent: May 16, 2017
    Assignee: Soitec
    Inventors: Alexandre Chibko, Isabelle Bertrand, Sylvain Peru, Sothachett Van, Patrick Reynaud
  • Publication number: 20150303247
    Abstract: This method for fabricating a structure comprising, in succession, a support substrate, a dielectric layer, an active layer, a separator layer of polycrystalline silicon, comprising the steps of: a) providing a donor substrate, b) forming an embrittlement area in the donor substrate, c) providing the support structure, d) forming the separator layer on the support substrate, e) forming the dielectric layer, f) assembling the donor substrate and the support substrate, g) fracturing the donor substrate along the embrittlement area, h) subjecting the structure to a strengthening annealing of at least 10 minutes, the fabrication method being noteworthy in that step d) is executed in such a way that the polycrystalline silicon of the separator layer exhibits an entirely random grain orientation, and in that the strengthening annealing is executed at a temperature strictly greater than 950° C. and less than 1200° C.
    Type: Application
    Filed: December 2, 2013
    Publication date: October 22, 2015
    Inventors: Alexandre Chibko, Isabelle Bertrand, Sylvain Peru, Sothachett Van, Patrick Reynaud
  • Patent number: 8076329
    Abstract: The present patent application concerns compounds of formula (I) with R1 and R2 taken together with the nitrogen atom to which they are attached, form a mono or bicyclic saturated nitrogen-containing ring; their preparation and their use as a H3 receptor ligand for treating e.g. CNS disorders like Alzheimer's disease.
    Type: Grant
    Filed: April 25, 2006
    Date of Patent: December 13, 2011
    Assignee: Bioprojet
    Inventors: Isabelle Bertrand, Marc Capet, Jeanne-Marie Lecomte, Nicolas Levoin, Xavier Ligneau, Olivia Poupardin-Olivier, Philippe Robert, Jean-Charles Schwartz, Olivier Labeeuw
  • Patent number: 8017646
    Abstract: The present patent application concerns new compounds of formula (I) with R1 and R2 taken together with the nitrogen atom to which they are attached, form a saturated nitrogen-containing ring, A is a saturated C1-4 alkylene and B a C3-4 alkylene or alkenylene chain; their preparation and their use as a H3 receptor ligand for treating e.g. CNS disorders like Alzheimer's disease.
    Type: Grant
    Filed: April 26, 2006
    Date of Patent: September 13, 2011
    Assignee: Bioprojet
    Inventors: Isabelle Bertrand, Marc Capet, Jeanne-Marie Lecomte, Nicolas Levoin, Xavier Ligneau, Olivia Poupardin-Olivier, Philippe Robert, Jean-Charles Schwartz