Patents by Inventor Jae-hoon Joo

Jae-hoon Joo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6438042
    Abstract: A semiconductor memory device includes first and second isolation transistors for electrically connecting/isolating a pair of bitlines to/from a sense amplifier circuit, and a MOS transistor having a source region that is shared with one of sources of the first and second isolation transistors. The MOS transistor may be used as a bitline boosting capacitor.
    Type: Grant
    Filed: June 11, 2001
    Date of Patent: August 20, 2002
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-Seok Kang, Yun-Sang Lee, Jong-Hyun Choi, Jae-Hoon Joo
  • Publication number: 20020085428
    Abstract: A semiconductor memory device includes first and second isolation transistors for electrically connecting/isolating a pair of bitlines to/from a sense amplifier circuit, and a MOS transistor having a source region that is shared with one of sources of the first and second isolation transistors. The MOS transistor may be used as a bitline boosting capacitor.
    Type: Application
    Filed: June 11, 2001
    Publication date: July 4, 2002
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Sang-Seok Kang, Yun-Sang Lee, Jong-Hyun Choi, Jae-Hoon Joo
  • Patent number: 6396756
    Abstract: Integrated circuit memory devices include first and second memory cell arrays, first and second transmission parts between the first and second memory cell arrays, and first and second input/output selection parts between the first and second memory cell arrays, wherein the first transmission part is adjacent the first input/output selection part and wherein the second transmission part is adjacent the second input/output selection part. A transistor in the first transmission part and a transistor in the first input/output selection part can share a first common source/drain region. A transistor in the second transmission part and a transistor in the second input/output selection part also can share a second common source/drain region. First and second input/output selection parts also may be provided between the first and second transmission parts. At least one sense amplifier part may be provided between the first and second input/output selection parts.
    Type: Grant
    Filed: October 6, 2000
    Date of Patent: May 28, 2002
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-Seok Kang, Jae-Hoon Joo, Young-Ok Cho
  • Publication number: 20020057588
    Abstract: A layout of a bit line sensing control circuit for a semiconductor memory device includes two bit line pairs extending in a first direction. A power contact is arranged between the two bit line pairs. A power gate is arranged around the power contact. A plurality of sense transistors respectively have a plurality of sense transistor gates. The plurality of sense transistor gates are arranged around the power gate. A pair of control line contacts is arranged in a second direction at an adjacent location outside the two bit line pairs. A control line extends in the second direction and is connected to the power gate through the pair of control line contacts. A power line extends in the second direction adjacent to the control line and is connected to an active area surrounded by the power gate through the power contact.
    Type: Application
    Filed: June 15, 2001
    Publication date: May 16, 2002
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Yun-Sang Lee, Sang-Suk Kang, Jae-Hoon Joo, Jong-Eon Lee
  • Publication number: 20020039320
    Abstract: State change transition times of a semiconductor memory device is reduced by reducing contact resistance associated with unshared input/output (I/O) lines. To minimize the difference in transition times between shared I/O lines having dual precharging circuits and non-shared I/O lines which have only a single precharging circuit, effective contact resistance of the non-shared I/O lines are reduced by eliminating unnecessary isolation gates with their attendant impedances. This provides faster transition times for the non-shared I/O lines.
    Type: Application
    Filed: September 7, 2001
    Publication date: April 4, 2002
    Inventors: Jong Hyun Choi, Sang Seok Kang, Jae Hoon Joo
  • Patent number: 6345011
    Abstract: A semiconductor memory device including a plurality of memory blocks having associated with one or more circuit blocks therearound, and a plurality of input/output lines associated with the memory blocks, is disclosed. The input/output lines are divided into at least a first group and a second group. First portions of the input/output lines of the first group are arranged between the adjacent memory blocks while first portions of the input/output lines of the second group are arranged within the circuit blocks around the adjacent memory blocks. Second portions of the input/output lines of the first group are arranged on the circuits blocks around the memory blocks while second portions of the input/output lines of the second group are arranged between the adjacent memory blocks.
    Type: Grant
    Filed: January 10, 2001
    Date of Patent: February 5, 2002
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-Hoon Joo, Sang-Seok Kang, Jong-Hyun Choi, Yun-Sang Lee
  • Publication number: 20020006073
    Abstract: A semiconductor memory device of the invention includes: main decoders for generating wordline enable signals in response to first decoding signals, a first precharge signal, and a second precharge signal; wordline drivers for wordline drive signals in response to the wordline enable signals and second decoding signals; and a circuit for generating the second precharge signal in response to a command signal. The wordline drive signals are inactivated in sequence in response to the first decoding signals and the second precharge signal, in order to reducing ground noises.
    Type: Application
    Filed: June 5, 2001
    Publication date: January 17, 2002
    Applicant: Samsung Electronics Co., Ltd
    Inventors: Jong-Hyun Choi, Sang-Seok Kang, Jei-Hwan Yoo, Jae-Hoon Joo
  • Publication number: 20010007540
    Abstract: A semiconductor memory device including a plurality of memory blocks, and a plurality of input/output lines associated with the memory blocks, is disclosed. The input/output lines are divided into at least a first group and a second group. A first parts of the input/output lines of the first group are arranged between adjacent memory blocks while first parts of the input/output lines of the second group are arranged on circuit blocks around the adjacent memory blocks, and second parts of the input/output lines of the first group are arranged on the circuits blocks around the memory blocks while second parts of the input/output lines of the second group are arranged between the adjacent memory blocks.
    Type: Application
    Filed: January 10, 2001
    Publication date: July 12, 2001
    Applicant: Samsung Electronics
    Inventors: Jae-Hoon Joo, Sang-Seok Kang, Jong-Hyun Choi, Yun-Sang Lee
  • Patent number: 6225818
    Abstract: An integrated circuit includes first and second pads that are electrically connected to a circuit inside the integrated circuit. The circuit performs multiple functions which may be selected. A function identification circuit, inside the integrated circuit, is electrically connected to the first and second pads. The function identification circuit operates in multiple modes, wherein each operating mode corresponds to a function performed by the circuit. The function of the circuit may thereby be identified using fewer pads which may allow a reduction in the cost of the integrated circuit.
    Type: Grant
    Filed: May 3, 1999
    Date of Patent: May 1, 2001
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Cheol-hong Park, Sang-seok Kang, Jae-hoon Joo
  • Patent number: 6215723
    Abstract: A semiconductor memory device for sequentially disabling activated word lines is provided. The semiconductor memory device having a plurality of word lines connected to a plurality of memory cells includes a predecoding unit for predecoding a row address received from the outside, a row decoding and word line driving block, which is connected to the predecoding unit and the plurality of word lines, for decoding an output of the predecoding unit, selecting some of the plurality of word lines, and activating the selected word lines and a controller connected to the predecoding unit and the row decoding and word line driving block, for receiving the row address, the output of the predecoding unit, and at least one control signal, generating at least one output signal, and sequentially disabling the activated word lines by enabling the at least one output signal in response to the row address and the output of the predecoding unit.
    Type: Grant
    Filed: January 21, 2000
    Date of Patent: April 10, 2001
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-seok Kang, Jae-hoon Joo
  • Patent number: 6111457
    Abstract: An internal power supply circuit for use in a semiconductor device includes a clamp circuit for clamping an internal voltage to a constant level. The clamped internal voltage is distributed to internal circuits of the semiconductor device through an output node. When the internal voltage rises momentarily due to noise in the internal power supply circuit due to open-circuit phenomenon, the rising internal voltage is discharged through the clamp circuit, thereby maintaining the internal voltage at a constant value. The clamp circuit includes a first transistor for discharging the output node, and a diode-connected transistor for generating a charge voltage at the gate of the first transistor. The threshold voltage of the diode-connected transistor is preferably equal to or lower than the threshold voltage of the first transistor.
    Type: Grant
    Filed: March 18, 1998
    Date of Patent: August 29, 2000
    Assignee: Samsung Electronics, Co., Ltd.
    Inventors: Jong-Hyoung Lim, Sang-Seok Kang, Jae-Hoon Joo, Chang-Joo Choi
  • Patent number: 5949724
    Abstract: A burn-in stress circuit for a semiconductor memory device. A burn-in enable signal generator generates a burn-in enable signal in response to a plurality of control signals. A wordline predecoder generates a wordline driving voltage for driving a wordline in response to the burn-in enable signal and another a plurality of control signals. A wordline decoder applies the wordline driving voltage to the wordline in response to the burn-in enable signal and another plurality of control signals. To reduce the stress testing time by stressing multiple rows of a memory array simultaneously, all of the wordlines (rows) are stressed and or tested at the same time. To select all of the wordlines, the wordlines are selected sequentially, but each selected wordline is held in a selected state by a latching mechanism while all of the other wordlines are being selected as well. When all of the wordlines (or a desired subset) have been selected, the burn-in stress test begins.
    Type: Grant
    Filed: May 19, 1997
    Date of Patent: September 7, 1999
    Assignee: Samsung Electronic, Co., Ltd.
    Inventors: Sang-seok Kang, Jae-hoon Joo, Kyung-moo Kim, Byung-heon Kwak
  • Patent number: 5929696
    Abstract: An internal voltage conversion circuit for a DRAM wherein a voltage level of an internal power supply is regulated by an external signal applied to the DRAM pins after packaging to perform reliability tests. The internal voltage conversion circuit includes a test mode signal generator, for generating a test mode signal by combining first control signals applied externally of the semiconductor device, and a switching signal generator, for generating first and second switching signals according to second control signals applied externally of the DRAM when the test mode signal is active. First and second switching resistor portions connected in series between the internal power supply port and a ground potential are switched by the first and second switching signals, respectively, so that their resistance values are changed. The resistor portions are in a feedback path connected to one input of a comparator. The other input is connected to a reference cell.
    Type: Grant
    Filed: October 17, 1997
    Date of Patent: July 27, 1999
    Assignee: Samsung Electronics, Co., Ltd.
    Inventors: Jong-Hyoung Lim, Jae-hoon Joo, Sang-seok Kang, Jin-seok Lee