Patents by Inventor Jae-Jong Han

Jae-Jong Han has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6723662
    Abstract: Methods of forming gate oxide films in integrated circuit devices using wet or dry oxidization processes with a reduced amount of chloride are disclosed. A gate oxide film is formed on a substrate on an active region adjacent to a trench isolation region in a first gas atmosphere with a first amount of chloride. The gate oxide film is annealed in a second gas atmosphere including a second amount of chloride that is greater than the first amount.
    Type: Grant
    Filed: July 30, 2003
    Date of Patent: April 20, 2004
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kong-soo Lee, Jae-jong Han, Sung-eui Kim
  • Publication number: 20040056281
    Abstract: A method for forming a self-aligned contact in a semiconductor device which can reduce process failures and a method for manufacturing a semiconductor device that includes the self-aligned contact are provided. A self-aligned contact hole is formed in an interlayer dielectric film to expose a portion of the substrate between conductive structures formed thereon. A buffer layer is formed on a sidewall of the self-aligned contact hole, on the bottom of the self-aligned contact hole, and on the interlayer dielectric film such that the thickness of the buffer layer at an upper portion of the self-aligned contact hole is greater than the thickness of the buffer layer at the bottom of the self-aligned contact hole. After removing the portion of the buffer layer on the bottom of the self-aligned contact hole, a contact is formed in the self-aligned contact hole to make contact with the substrate.
    Type: Application
    Filed: January 22, 2003
    Publication date: March 25, 2004
    Inventors: Seung-Mok Shin, Jae-Jong Han, Ki-Hyun Hwang
  • Publication number: 20040029398
    Abstract: Methods of forming gate oxide films in integrated circuit devices using wet or dry oxidization processes with a reduced amount of chloride are disclosed. A gate oxide film is formed on a substrate on an active region adjacent to a trench isolation region in a first gas atmosphere with a first amount of chloride. The gate oxide film is annealed in a second gas atmosphere including a second amount of chloride that is greater than the first amount.
    Type: Application
    Filed: July 30, 2003
    Publication date: February 12, 2004
    Inventors: Kong-soo Lee, Jae-jong Han, Sung-eui Kim
  • Publication number: 20030091753
    Abstract: A plasma enhanced chemical vapor deposition apparatus and a method of forming a nitride layer using the same, wherein the plasma enhanced CVD apparatus includes a process chamber including an upper chamber with a dome shape, a lower chamber, and an insulator therebetween, a gas distributing ring, a susceptor for supporting a wafer and heating the process chamber, a plasma compensation ring surrounding the susceptor, a vacuum pump and an electric power source connected to the process chamber. The gas distributing ring has a plurality of upwardly inclined nozzles, allowing upward distribution of reactive gases. The method of forming a nitride layer includes forming a protective film on inner walls of a process chamber, the protective film having at least two layers of differeing dielectric constant, and sequentially supplying reactive gases to the process chamber. A nitride layer formed thereby has low hydrogen content, good density and oxidation resistance.
    Type: Application
    Filed: October 23, 2002
    Publication date: May 15, 2003
    Inventors: Jae-Jong Han, Kyoung-Seok Kim, Byung-Ho Ahn, Seung Mok Shin, Hwa-Sik Kim, Hong-Bae Park
  • Patent number: 6225199
    Abstract: The triple-well according to the present invention reduces a photo process forming a well isolation region which is used in a method for forming a prior well. That is, two times of photo processes are reduced to be one time, thereby simplifying a method for forming a triple-well of the DRAM device and reducing time and expenditure.
    Type: Grant
    Filed: July 7, 1999
    Date of Patent: May 1, 2001
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-Jong Han, Doo-Hyun Hwang, Byung-Kee Kim, Beung-Keun Lee
  • Patent number: 5821157
    Abstract: A polycrystalline silicon (polysilicon) layer is fabricated by forming a polysilicon layer on a substrate, implanting argon into the polysilicon layer to selectively amorphize the polysilicon layer and recrystallizing the selectively amorphized polysilicon layer. The argon dosage and energy may be controlled so that the argon passes through the polysilicon layer into the substrate so that argon ions do not disturb recrystallization. By using argon amorphizing, excessive heating of the substrate during implantation is prevented and ion implanter contamination from conventional silicon implantation is prevented.
    Type: Grant
    Filed: April 16, 1996
    Date of Patent: October 13, 1998
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Joo-hyung Lee, Jae-jong Han