Patents by Inventor Jae-Min Yu

Jae-Min Yu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20030027389
    Abstract: In a semiconductor memory device including memory cells and a peripheral circuit unit, a memory cell has a first gate structure formed on a semiconductor substrate; a first impurity region of a first conductive type formed in the substrate on a first side of the gate structure; and a second impurity region formed in the substrate on a second side of the gate structure, the second impurity region including: a third impurity region of the first conductive type, a fourth impurity region of the first conductive type between the third impurity region and the second side of the gate structure, and a halo ion region of a second conductive type formed adjacent to the fourth impurity region.
    Type: Application
    Filed: September 30, 2002
    Publication date: February 6, 2003
    Applicant: LG Semicon Co.
    Inventors: Sang-Bai Yi, Jae-Min Yu, Sung-Chul Lee
  • Patent number: 6479346
    Abstract: In a semiconductor memory device including memory cells and a peripheral circuit unit, a memory cell has a first gate structure formed on a semiconductor substrate; a first impurity region of a first conductive type formed in the substrate on a first side of the gate structure; and a second impurity region formed in the substrate on a second side of the gate structure, the second impurity region including: a third impurity region of the first conductive type, a fourth impurity region of the first conductive type between the third impurity region and the second side of the gate structure, and a halo ion region of a second conductive type formed adjacent to the fourth impurity region.
    Type: Grant
    Filed: April 7, 2000
    Date of Patent: November 12, 2002
    Assignee: LG Semicon Co., Ltd.
    Inventors: Sang-Bai Yi, Jae-Min Yu, Sung-Chul Lee
  • Patent number: 6384449
    Abstract: Nonvolatile memory and method for fabricating the same, which can prevent damages to a diffusion region between a selection transistor and a memory cell transistor and reduce a cell size, the nonvolatile memory including a semiconductor substrate having a selection transistor and a cell transistor defined thereon, a line form of a first selection gate line formed on the selection transistor region in one direction and a floating gate formed on the cell transistor region in a fixed pattern, an insulating film and a second gate line formed on the first selection gate line at fixed intervals, and an insulating film and a control gate line over the insulating film including the floating gate in a direction the same with the first gate line, impurity regions formed in one region in the semiconductor substrate on both sides of the control gate line and the first selection gate line, a first planar protection film having first contact holes one each to the first selection gate line and to the impurity region, a cont
    Type: Grant
    Filed: April 27, 2001
    Date of Patent: May 7, 2002
    Assignee: Hyundai Electronics Industries Co., LTD
    Inventors: Ki Jik Lee, Jae Min Yu
  • Publication number: 20010023954
    Abstract: Nonvolatile memory and method for fabricating the same, which can prevent damages to a diffusion region between a selection transistor and a memory cell transistor and reduce a cell size, the nonvolatile memory including a semiconductor substrate having a selection transistor and a cell transistor defined thereon, a line form of a first selection gate line formed on the selection transistor region in one direction and a floating gate formed on the cell transistor region in a fixed pattern, an insulating film and a second gate line formed on the first selection gate line at fixed intervals, and an insulating film and a control gate line over the insulating film including the floating gate in a direction the same with the first gate line, impurity regions formed in one region in the semiconductor substrate on both sides of the control gate line and the first selection gate line, a first planar protection film having first contact holes one each to the first selection gate line and to the impurity region, a cont
    Type: Application
    Filed: April 27, 2001
    Publication date: September 27, 2001
    Applicant: Hyundai Electronics Industries Co., Ltd.
    Inventors: Ki Jik Lee, Jae Min Yu
  • Patent number: 6255155
    Abstract: Nonvolatile memory and method for fabricating the same, which can prevent damages to a diffusion region between a selection transistor and a memory cell transistor and reduce a cell size, the nonvolatile memory including a semiconductor substrate having a selection transistor and a cell transistor defined thereon, a line form of a first selection gate line formed on the selection transistor region in one direction and a floating gate formed on the cell transistor region in a fixed pattern, an insulating film and a second gate line formed on the first selection gate line at fixed intervals, and an insulating film and a control gate line over the insulating film including the floating gate in a direction the same with the first gate line, impurity regions formed in one region in the semiconductor substrate on both sides of the control gate line and the first selection gate line, a first planar protection film having first contact holes one each to the first selection gate line and to the impurity region, a cont
    Type: Grant
    Filed: April 21, 1999
    Date of Patent: July 3, 2001
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventors: Ki Jik Lee, Jae Min Yu
  • Patent number: 6255170
    Abstract: A memory device and a method for manufacturing the same is provided that reduces a resistance of the source region and reduces an effective cell size. The memory includes tunnel insulating films and floating gates formed stacked on a plurality of prescribed regions of a semiconductor substrate, a plurality of stacked gate insulating films, control gate lines and gate cap insulating films extend in a first direction with a zigzag pattern to cover the floating gates. Thus, the distance between adjacent control gate lines varies. Source regions are formed in the semiconductor substrate where a narrow space exists between the control gate lines stacked on the floating gates, and drain regions are formed in the semiconductor substrate where a wider space exists between the control gate lines stacked on the floating gates. Source contact regions are formed to expose the source regions, and a first conductive plate is coupled to the source regions. Bit line contact regions are formed to expose the drain regions.
    Type: Grant
    Filed: April 19, 2000
    Date of Patent: July 3, 2001
    Assignee: Hyundai Electronics Industries, Co., Ltd.
    Inventor: Jae Min Yu
  • Patent number: 6159799
    Abstract: A method of manufacturing a semiconductor device includes the steps of preparing a substrate having a high-voltage applied region, a peripheral region, a cell region with at least first and second portions, the high-voltage applied region having a well formed therein; simultaneously forming a plurality of spaced floating gates on the first and second portions of the cell region and a plurality of spaced first gates on the high-voltage applied region; implanting first impurity ions in the high-voltage applied region of the substrate using the first gates as a mask to form a first impurity region, the floating gates masking the cell region from the first impurity ions; simultaneously forming control gates on the respective floating gates of the cell region and a plurality of spaced second gates on the peripheral region; selectively etching one of the control gates and one of the floating gates to form a plurality of gate patterns in the first portion of the cell region; and implanting second impurity ions in th
    Type: Grant
    Filed: August 26, 1999
    Date of Patent: December 12, 2000
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventor: Jae Min Yu
  • Patent number: 6069383
    Abstract: A memory device and a method for manufacturing the same is provided that reduces a resistance of the source region and reduces an effective cell size. The memory includes tunnel insulating films and floating gates formed stacked on a plurality of prescribed regions of a semiconductor substrate, a plurality of stacked gate insulating films, control gate lines and gate cap insulating films extend in a first direction with a zigzag pattern to cover the floating gates. Thus, the distance between adjacent control gate lines varies. Source regions are formed in the semiconductor substrate where a narrow space exists between the control gate lines stacked on the floating gates, and drain regions are formed in the semiconductor substrate where a wider space exists between the control gate lines stacked on the floating gates. Source contact regions are formed to expose the source regions, and a first conductive plate is coupled to the source regions. Bit line contact regions are formed to expose the drain regions.
    Type: Grant
    Filed: September 1, 1998
    Date of Patent: May 30, 2000
    Assignee: LG Semicon Co., Ltd.
    Inventor: Jae Min Yu