Patents by Inventor Jae Myun Kim

Jae Myun Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240082208
    Abstract: A steroid sulfatase inhibitor provided by the present invention is a safe substance without toxicity and adverse effects, has inhibitory activity against various viruses, and thus is capable of effectively preventing, ameliorating, or treating viral infections or diseases caused by viral infections.
    Type: Application
    Filed: January 10, 2022
    Publication date: March 14, 2024
    Inventors: Jung Taek Seo, Seok Jun Moon, Sung-Jin Kim, Jae Myun Lee, Pil-Gu Park, Su Jin Hwang, Moon Geon Lee
  • Publication number: 20150249075
    Abstract: Dual-layered structural semiconductor chips are provided. The semiconductor chip includes a first semiconductor chip and a second semiconductor chip bonded to the first semiconductor chip. The first semiconductor chip includes a first substrate having a first bottom surface. The second semiconductor chip includes a second substrate having a second bottom surface. The first bottom surface directly contacts the second bottom surface. The related packages and the related methods are also provided.
    Type: Application
    Filed: May 18, 2015
    Publication date: September 3, 2015
    Inventors: In Chul HWANG, Jae Myun KIM, Seung Jee KIM, Jin Su LEE
  • Patent number: 9064862
    Abstract: Dual-layered structural semiconductor chips are provided. The semiconductor chip includes a first semiconductor chip and a second semiconductor chip bonded to the first semiconductor chip. The first semiconductor chip includes a first substrate having a first bottom surface. The second semiconductor chip includes a second substrate having a second bottom surface. The first bottom surface directly contacts the second bottom surface. The related packages and the related methods are also provided.
    Type: Grant
    Filed: August 1, 2012
    Date of Patent: June 23, 2015
    Assignee: SK Hynix Inc.
    Inventors: In Chul Hwang, Jae Myun Kim, Seung Jee Kim, Jin Su Lee
  • Patent number: 8492889
    Abstract: A semiconductor package includes a substrate, a first semiconductor chip module attached to the substrate, a conductive connection member attached to the first semiconductor chip module, and a second semiconductor chip module attached to the conductive connection member. The first and second semiconductor chip modules are formed to have step like shapes to and extend laterally in opposite directions so as to define a zigzag arrangement together.
    Type: Grant
    Filed: February 1, 2013
    Date of Patent: July 23, 2013
    Assignee: SK Hynix Inc.
    Inventors: Jae Myun Kim, Seung Jee Kim, Ki Bum Kim
  • Patent number: 8390114
    Abstract: A semiconductor package includes a substrate, a first semiconductor chip module attached to the substrate, a conductive connection member attached to the first semiconductor chip module, and a second semiconductor chip module attached to the conductive connection member. The first and second semiconductor chip modules are formed to have step like shapes to and extend laterally in opposite directions so as to define a zigzag arrangement together.
    Type: Grant
    Filed: July 14, 2010
    Date of Patent: March 5, 2013
    Assignee: SK Hynix Inc.
    Inventors: Jae Myun Kim, Seung Jee Kim, Ki Bum Kim
  • Publication number: 20130037942
    Abstract: Dual-layered structural semiconductor chips are provided. The semiconductor chip includes a first semiconductor chip and a second semiconductor chip bonded to the first semiconductor chip. The first semiconductor chip includes a first substrate having a first bottom surface. The second semiconductor chip includes a second substrate having a second bottom surface. The first bottom surface directly contacts the second bottom surface. The related packages and the related methods are also provided.
    Type: Application
    Filed: August 1, 2012
    Publication date: February 14, 2013
    Applicant: SK HYNIX INC.
    Inventors: In Chul HWANG, Jae Myun KIM, Seung Jee KIM, Jin Su LEE
  • Patent number: 8304879
    Abstract: A spiral staircase shaped stacked semiconductor package is presented. The package includes a semiconductor chip module, a substrate and connection members. The semiconductor chip module includes at least two semiconductor chips which have chip selection pads and through-electrodes. The semiconductor chips are stacked such that the chip selection pads are exposed and the through-electrodes of the stacked semiconductor chips are electrically connected to one another. The substrate has the semiconductor chip module mounted thereto and has connection pads. The connection members electrically connect the chip selection pads to respective connection pads.
    Type: Grant
    Filed: June 21, 2010
    Date of Patent: November 6, 2012
    Assignee: Hynix Semiconductor Inc.
    Inventors: Da Un Nah, Jae Myun Kim, Tae Hoon Kim, Jung Tae Jeong, Bok Gyu Min, Ki Bum Kim
  • Patent number: 8242582
    Abstract: A semiconductor package includes a semiconductor chip possessing a shape with corners and has a circuit section. The semiconductor chip has one or more chamfered portions which are formed in a first corner group that includes one or more of the corners. Data bonding pads are disposed on the semiconductor chip and are electrically connected to the circuit section. A chip selection pad is disposed adjacent to a second corner group that includes at least one of the corners which is not formed with a chamfered portion. The chip selection pad is electrically connected to the circuit section. A plurality of the semiconductor packages may be stacked so that the chip selection pad of one of the semiconductor packages is left exposed when another semiconductor package is stacked thereover due to the chamfered portion of the other semiconductor package.
    Type: Grant
    Filed: December 28, 2009
    Date of Patent: August 14, 2012
    Assignee: Hynix Semiconductor Inc.
    Inventors: Bok Gyu Min, Jae Myun Kim, Da Un Nah
  • Patent number: 7989943
    Abstract: A staircase shaped stacked semiconductor package is presented which includes a substrate, a multiplicity of semiconductor chip modules, a connection member, and conductive members. The substrate has connection pads along an upper surface edge. Each semiconductor chip module includes a first and a second semiconductor chip that oppose each other. The first and second semiconductor chips have respective first and second bonding pads along exposed surfaces. The connection member is placed on an uppermost semiconductor chip module and has first and second terminals electrically connected to the first and second bonding pads via conductive members. The conductive members are also coupled to the connection pads of the substrate.
    Type: Grant
    Filed: June 26, 2009
    Date of Patent: August 2, 2011
    Assignee: Hynix Semiconductor Inc.
    Inventors: Seung Jee Kim, Jae Myun Kim, Kyoung Mo Yang
  • Publication number: 20110108995
    Abstract: A spiral staircase shaped stacked semiconductor package is presented. The package includes a semiconductor chip module, a substrate and connection members. The semiconductor chip module includes at least two semiconductor chips which have chip selection pads and through-electrodes. The semiconductor chips are stacked such that the chip selection pads are exposed and the through-electrodes of the stacked semiconductor chips are electrically connected to one another. The substrate has the semiconductor chip module mounted thereto and has connection pads. The connection members electrically connect the chip selection pads to respective connection pads.
    Type: Application
    Filed: June 21, 2010
    Publication date: May 12, 2011
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventors: Da Un NAH, Jae Myun KIM, Tae Hoon KIM, Jung Tae JEONG, Bok Gyu MIN, Ki Bum KIM
  • Publication number: 20110062581
    Abstract: A semiconductor package includes a substrate, a first semiconductor chip module attached to the substrate, a conductive connection member attached to the first semiconductor chip module, and a second semiconductor chip module attached to the conductive connection member. The first and second semiconductor chip modules are formed to have step like shapes to and extend laterally in opposite directions so as to define a zigzag arrangement together.
    Type: Application
    Filed: July 14, 2010
    Publication date: March 17, 2011
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventors: Jae Myun KIM, Seung Jee KIM, Ki Bum KIM
  • Publication number: 20110031591
    Abstract: A semiconductor package includes a semiconductor chip possessing a shape with corners and has a circuit section. The semiconductor chip has one or more chamfered portions which are formed in a first corner group that includes one or more of the corners. Data bonding pads are disposed on the semiconductor chip and are electrically connected to the circuit section. A chip selection pad is disposed adjacent to a second corner group that includes at least one of the corners which is not formed with a chamfered portion. The chip selection pad is electrically connected to the circuit section. A plurality of the semiconductor packages may be stacked so that the chip selection pad of one of the semiconductor packages is left exposed when another semiconductor package is stacked thereover due to the chamfered portion of the other semiconductor package.
    Type: Application
    Filed: December 28, 2009
    Publication date: February 10, 2011
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventors: Bok Gyu MIN, Jae Myun KIM, Da Un NAH
  • Patent number: 7825504
    Abstract: Disclosed is a semiconductor package and a multi-chip semiconductor package. The semiconductor package includes a semiconductor chip having bonding pads located at a center portion thereof; redistribution patterns extending from the bonding pads toward one edge of the semiconductor chip; and dummy bump pads located adjacent to another edge of the semiconductor chip which is opposite the one edge.
    Type: Grant
    Filed: September 10, 2007
    Date of Patent: November 2, 2010
    Assignee: Hynix Semiconductor Inc.
    Inventor: Jae Myun Kim
  • Publication number: 20100258929
    Abstract: A staircase shaped stacked semiconductor package is presented which includes a substrate, a multiplicity of semiconductor chip modules, a connection member, and conductive members. The substrate has connection pads along an upper surface edge. Each semiconductor chip module includes a first and a second semiconductor chip that oppose each other. The first and second semiconductor chips have respective first and second bonding pads along exposed surfaces. The connection member is placed on an uppermost semiconductor chip module and has first and second terminals electrically connected to the first and second bonding pads via conductive members. The conductive members are also coupled to the connection pads of the substrate.
    Type: Application
    Filed: June 26, 2009
    Publication date: October 14, 2010
    Inventors: Seung Jee KIM, Jae Myun KIM, Kyoung Mo YANG
  • Patent number: 7759807
    Abstract: A semiconductor package includes a substrate having a plurality of connection pads and a plurality of ball lands; a semiconductor chip attached to one surface of the substrate and having a plurality of bonding pads that are connected to the respective connection pads of the substrate; a first molding structure covering an upper surface of the substrate including a connection region between the bonding pads and the connection pads and the semiconductor chip; a second molding structure formed adjacent to an edge of the lower surface of the substrate; and a plurality of solder balls attached to the respective ball lands of the substrate.
    Type: Grant
    Filed: May 29, 2007
    Date of Patent: July 20, 2010
    Assignee: Hynix Semiconductor Inc.
    Inventors: Han Jun Bae, Jae Myun Kim
  • Publication number: 20090065924
    Abstract: A semiconductor package includes a first semiconductor chip having a first semiconductor chip body including a first circuit region and peripheral regions arranged around the first circuit region. A first bonding pad group is arranged within the first circuit region and includes a plurality of bonding pads. A first redistribution group including a plurality of redistributions is electrically connected to the respective bonding pads and extends towards the peripheral regions. The package further includes a second semiconductor chip having a second semiconductor chip body including a second circuit region opposing the first circuit region. A second bonding pad group is arranged within the second circuit region and corresponds to the first bonding pad group. A second redistribution group is electrically connected to the respective bonding pads of the second bonding pad group. Redistribution connection members are used to electrically connect the first redistribution group to the second redistribution group.
    Type: Application
    Filed: March 31, 2008
    Publication date: March 12, 2009
    Inventors: Jae Myun KIM, Byeong Yong LIM
  • Publication number: 20090001542
    Abstract: Disclosed is a semiconductor package and a multi-chip semiconductor package. The semiconductor package includes a semiconductor chip having bonding pads located at a center portion thereof; redistribution patterns extending from the bonding pads toward one edge of the semiconductor chip; and dummy bump pads located adjacent to another edge of the semiconductor chip which is opposite the one edge.
    Type: Application
    Filed: September 10, 2007
    Publication date: January 1, 2009
    Inventor: Jae Myun KIM
  • Publication number: 20080116563
    Abstract: A semiconductor package includes a substrate having a plurality of connection pads and a plurality of ball lands; a semiconductor chip attached to one surface of the substrate and having a plurality of bonding pads that are connected to the respective connection pads of the substrate; a first molding structure covering an upper surface of the substrate including a connection region between the bonding pads and the connection pads and the semiconductor chip; a second molding structure formed adjacent to an edge of the lower surface of the substrate; and a plurality of solder balls attached to the respective ball lands of the substrate.
    Type: Application
    Filed: May 29, 2007
    Publication date: May 22, 2008
    Inventors: Han Jun Bae, Jae Myun Kim
  • Publication number: 20080054434
    Abstract: A stack package comprises a first semiconductor package having a substrate which is formed with a plurality of conductive patterns on a lower surface thereof and with an insulation layer on the lower surface thereof including the conductive patterns, the insulation layer having grooves for exposing the portions of the conductive patterns disposed at least both end portions of the substrate; a second semiconductor package located below the first semiconductor package and having the same structure as the first semiconductor package; conductive adhesives formed on the exposed end portions of the conductive patterns of the first and second semiconductor packages; and a plurality of clip-shaped conductors clipped on both ends of the second semiconductor package and having first ends and second ends which electrically and mechanically connect the conductive patterns of the first semiconductor package and the conductive patterns of the second semiconductor package to each other via the conductive adhesives.
    Type: Application
    Filed: July 13, 2007
    Publication date: March 6, 2008
    Inventor: Jae Myun KIM
  • Publication number: 20060284298
    Abstract: A chip stack package has semiconductor chips connected to the substrate by the same signal pathway lengths to prevent malfunction of the semiconductor chips. In the chip stack package, first and second semiconductor chips disposed opposite to each other. The first and second semiconductor chips having bonding bumps are bonded to upper and bottom surfaces of the pattern tape. The bonded chips are then bonded to an upper surface of a substrate. The bond fingers of the substrate are in electrical contact with the bond leads of the pattern tape. Ball lands are formed on the bottom surface of the substrate to which solder balls are attached.
    Type: Application
    Filed: December 14, 2005
    Publication date: December 21, 2006
    Inventors: Jae Myun Kim, Sung Ho Kim, Chan Ki Hwang