Patents by Inventor Jae-Rok Kahng

Jae-Rok Kahng has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070298599
    Abstract: For fabricating multiple field effect transistors (FETs), a first conductive layer is deposited over first and second active regions of a semiconductor substrate. The first conductive layer is patterned over the second active region to form mold structures. Mask structures are formed between the mold structures. The second active region is patterned using the mask structures or using spacers formed at sidewalls of the mold structures to form multiple fins of a field effect transistor of a fin type. The first conductive layer is patterned over the first active region to form a gate of another field effect transistor of a different type.
    Type: Application
    Filed: May 21, 2007
    Publication date: December 27, 2007
    Inventors: Se-Myeong Jang, Makoto Yoshida, Jae-Rok Kahng, Chul Lee, Keun-Nam Kim, Hyun-Ju Sung, Hui-Jung Kim, Kyoung-Ho Jung
  • Publication number: 20070235785
    Abstract: A semiconductor device is fabricating using a photoresist mask pattern, and selectively removing portions of a liner nitride layer in a cell region and a peripheral circuit region. A modified FinFET is formed to reduce the influence of signals transmitted by adjacent gate lines in a cell region. A double FinFET and a substantially planar MOSFET are formed in a core region and in a peripheral region, respectively, concurrently with the formation of the modified FinFET.
    Type: Application
    Filed: April 6, 2007
    Publication date: October 11, 2007
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jae-Rok KAHNG, Makoto YOSHIDA, Se-Myeong JANG
  • Publication number: 20070105334
    Abstract: In methods of fabricating a semiconductor device having multiple channel transistors and semiconductor devices fabricated thereby, the semiconductor device includes an isolation region disposed within a semiconductor substrate and defining a first region. A plurality of semiconductor pillars self-aligned with the first region and spaced apart from each other are disposed within the first region, and each of the semiconductor pillars has at least one recessed region therein. At least one gate structure may be disposed across the recessed regions, which crosses the semiconductor pillars and extends onto the isolation region.
    Type: Application
    Filed: July 13, 2006
    Publication date: May 10, 2007
    Inventors: Se-Myeong Jang, Makoto Yoshida, Jae-Rok Kahng, Hyun-Ju Sung, Hui-Jung Kim, Chang-Hoon Jeon