Patents by Inventor Jae-Seok Yang

Jae-Seok Yang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20180342462
    Abstract: An integrated circuit device includes: a pair of reference conductive lines arranged in parallel in a first direction in a first version logic cell and a pair of swap conductive lines arranged in parallel in a second version logic cell, wherein one reference conductive line and one swap conductive line in different wiring tracks of the pair of reference conductive lines and the pair of swap conductive lines have the same planar shape and the same length, and extend to intersect a cell boundary between the first version logic cell and the second version logic cell.
    Type: Application
    Filed: November 16, 2017
    Publication date: November 29, 2018
    Inventors: Subhash KUCHANURI, Sidharth RASTOGI, Ranjan RAJEEV, Chul-hong PARK, Jae-seok YANG
  • Publication number: 20180182758
    Abstract: A semiconductor device includes circuit active fin lines and circuit gate lines intersecting each other in a circuit active region, dummy active fin lines and dummy gate lines intersecting each other in a dummy active region, the active fin lines and the dummy active fin lines having same width and pitch, and the circuit gate lines and the dummy gate lines having same width and pitch, wherein at least some of the dummy active fin lines are aligned with and collinear with respective circuit active fin lines, and at least some of the dummy gate lines are aligned with and collinear with respective circuit gate lines.
    Type: Application
    Filed: February 22, 2018
    Publication date: June 28, 2018
    Inventors: In Wook OH, Jae Seok YANG, Jong Hyun LEE, Hyun Jae LEE, Sung Wook HWANG
  • Publication number: 20180158811
    Abstract: An integrated circuit (IC) device includes at least one standard cell. The at least one standard cell includes: first and second active regions respectively disposed on each of two sides of a dummy region, the first and second active regions having different conductivity types and extending in a first direction; first and second gate lines extending parallel to each other in a second direction perpendicular to the first direction across the first and second active regions, a first detour interconnection structure configured to electrically connect the first gate line with the second gate line; and a second detour interconnection structure configured to electrically connect the second gate line with the first gate line. The first and second detour interconnection structures include a lower interconnection layer extending in the first direction, an upper interconnection layer extending in the second direction, and a contact via.
    Type: Application
    Filed: July 20, 2017
    Publication date: June 7, 2018
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kuchanuri Subhash, Rastogi Sidharth, Deepak Sharma, Chul-hong Park, Jae-seok Yang
  • Publication number: 20180157781
    Abstract: A method of designing a layout of a semiconductor device includes designing layouts of cells, each layout including first conductive lines, the first conductive lines extending in a first direction and being spaced apart from each other in a second direction crossing the first direction, disposing the layouts of the cells to be adjacent to each other in the first direction, such that the first conductive lines in adjacent layouts of the cells are connected to each other, and disposing insulation blocks at a boundary area between adjacent ones of the layouts of the cells or in areas of the layouts of the cells adjacent to the boundary area, such that the insulation blocks block connections between some of the first conductive lines.
    Type: Application
    Filed: September 12, 2017
    Publication date: June 7, 2018
    Inventors: Sidharth RASTOGI, Subhash KUCHANURI, Chul-Hong PARK, Jae-Seok YANG
  • Publication number: 20180102364
    Abstract: An integrated circuit device includes a substrate including a fin active region extending in a first direction, a gate line intersecting the fin active region and extending in a second direction perpendicular to the first direction, a power line electrically connected to source/drain regions at sides of the gate line on the fin active region, a pair of dummy gate lines intersecting the fin active region and extending in the second direction, and a device separation structure electrically connected to the pair of dummy gate lines and including a lower dummy contact plug between the pair of dummy gate lines on the fin active region and electrically connected to the power line, and an upper dummy contact plug on the lower dummy contact plug and on the pair of dummy gate lines to electrically connect the lower dummy contact plug to the pair of dummy gate lines.
    Type: Application
    Filed: May 24, 2017
    Publication date: April 12, 2018
    Inventors: Sidharth RASTOGI, Subhash KUCHANURI, Raheel AZMAT, Pan-jae PARK, Chul-hong PARK, Jae-seok YANG, Kwan-young CHUN
  • Publication number: 20180096935
    Abstract: A semiconductor device and a method of manufacturing a semiconductor device, the device including gate structures on a substrate; source/drain layers on portions of the substrate that are adjacent the gate structures, respectively; first contact plugs contacting upper surfaces of the source/drain layers, respectively; a second contact plug contacting one of the gate structures, a sidewall of the second contact plug being covered by an insulating spacer; and a third contact plug commonly contacting an upper surface of at least one of the gate structures and at least one of the first contact plugs, at least a portion of a sidewall of the third contact plug not being covered by an insulating spacer.
    Type: Application
    Filed: April 26, 2017
    Publication date: April 5, 2018
    Inventors: Hyo-Jin KIM, Chang-Hwa KIM, Hwi-Chan JUN, Chul-Hong PARK, Jae-Seok YANG, Kwan-Young CHUN
  • Publication number: 20180090492
    Abstract: Integrated circuit devices are provided. The IC devices may include an active region extending in a first direction, first and second gate electrodes extending in a second direction, a first impurity region in the active region adjacent a first side of the first gate electrode, a second impurity region in the active region between a second side of the first gate electrode and a first side of the second gate electrode, a third impurity region in the active region adjacent a second side of the second gate electrode, a cross gate contact electrically connecting the first and second impurity regions, a first contact electrically connected to the third impurity region, a first wire electrically connected to the cross gate contact, and a second wire electrically connected to the first contact. The first and second wires may extend only in the first direction and may be on the same line.
    Type: Application
    Filed: March 30, 2017
    Publication date: March 29, 2018
    Inventors: Rajeev RANJAN, Deepak SHARMA, Subhash KUCHANURI, Chul Hong PARK, Jae Seok YANG, Kwan Young CHUN
  • Patent number: 9929156
    Abstract: A semiconductor device includes circuit active fin lines and circuit gate lines intersecting each other in a circuit active region, dummy active fin lines and dummy gate lines intersecting each other in a dummy active region, the active fin lines and the dummy active fin lines having same width and pitch, and the circuit gate lines and the dummy gate lines having same width and pitch, wherein at least some of the dummy active fin lines are aligned with and collinear with respective circuit active fin lines, and at least some of the dummy gate lines are aligned with and collinear with respective circuit gate lines.
    Type: Grant
    Filed: December 8, 2016
    Date of Patent: March 27, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: In Wook Oh, Jae Seok Yang, Jong Hyun Lee, Hyun Jae Lee, Sung Wook Hwang
  • Patent number: 9928330
    Abstract: In a method of decomposing a layout of a semiconductor device, a polygon, which includes a plurality of intersections at each of which at least two lines are crossed, among polygons included in the layout of the semiconductor device may be determined as a complex polygon. A first stitch may be inserted between the plurality of intersections on the complex polygon. A plurality of decomposed patterns may be generated by performing a pattern dividing operation on the layout.
    Type: Grant
    Filed: June 11, 2015
    Date of Patent: March 27, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dae-Kwon Kang, Ji-young Jung, Dong-Gyun Kim, Jae-Seok Yang, Sung-Wook Hwang
  • Patent number: 9874810
    Abstract: A layout decomposition method is provided which may include building, a graph including a plurality of nodes and edges from a layout design including a plurality of polygons, wherein the nodes correspond to the polygons of the layout design and the edges identify two nodes disposed close to each other at a distance shorter than a minimum distance among the plurality of nodes, comparing degrees of the plurality of nodes with a reference value, selecting a target node, the degree of which exceeds the reference value, identifying a first and second subgraph based on the target node, performing multi-patterning technology decomposition on the first and second subgraph to acquire a first and second result, and creating first mask layout data corresponding to one portion of the layout design and second mask layout data corresponding to the other portion of the layout design by combining the first and second result.
    Type: Grant
    Filed: April 21, 2016
    Date of Patent: January 23, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ji-Young Jung, Dae-Kwon Kang, Dong-Gyun Kim, Jae-Seok Yang, Sung-Wook Hwang
  • Patent number: 9841672
    Abstract: A method of decomposing a layout of a semiconductor device for a quadruple patterning technology (QPT) process includes dividing the layout of the semiconductor device into a first temporary pattern, which includes rectangular features having a rectangular shape, and a second temporary pattern, which includes cross couple features having a Z-shape, generating a third temporary pattern and a fourth temporary pattern by performing a pattern dividing operation on the first temporary pattern in a first direction, generating a first target pattern and a second target pattern by incorporating each of the cross couple features included in the second temporary pattern into one of the third temporary pattern and the fourth temporary pattern, and generating first through fourth decomposed patterns by performing the pattern dividing operation on the first target pattern and the second target pattern in a second direction.
    Type: Grant
    Filed: April 17, 2015
    Date of Patent: December 12, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Dae-Kwon Kang, Jae-Seok Yang, Sung-Wook Hwang, Dong-Gyun Kim, Ji-Young Jung
  • Patent number: 9812356
    Abstract: A method for manufacturing a semiconductor device includes generating a layout including a first conductive pattern region and a second conductive pattern region. A first interlayer insulating film is formed on a substrate, the first interlayer insulating film including a first region corresponding to the first conductive pattern region, a second region corresponding to the second conductive pattern region, and a third region spaced apart from the first and second regions and disposed between the first and second regions. First, second and third lower metal wirings are formed to respectively fill the first, second and third recesses of the first interlayer insulating film. A second interlayer insulating film is formed on the first interlayer insulating film. A first dummy via hole is formed in the second interlayer insulating film to expose the third lower metal wiring. The third lower metal wiring is electrically isolated.
    Type: Grant
    Filed: January 13, 2017
    Date of Patent: November 7, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sung Wook Hwang, Jong Hyun Lee, Jae Seok Yang, In Wook Oh, Hyun Jae Lee
  • Publication number: 20170287909
    Abstract: A semiconductor device includes circuit active fin lines and circuit gate lines intersecting each other in a circuit active region, dummy active fin lines and dummy gate lines intersecting each other in a dummy active region, the active fin lines and the dummy active fin lines having same width and pitch, and the circuit gate lines and the dummy gate lines having same width and pitch, wherein at least some of the dummy active fin lines are aligned with and collinear with respective circuit active fin lines, and at least some of the dummy gate lines are aligned with and collinear with respective circuit gate lines.
    Type: Application
    Filed: December 8, 2016
    Publication date: October 5, 2017
    Inventors: In Wook OH, Jae Seok YANG, Jong Hyun LEE, Hyun Jae LEE, Sung Wook HWANG
  • Publication number: 20170271204
    Abstract: A method for manufacturing a semiconductor device includes generating a layout including a first conductive pattern region and a second conductive pattern region. A first interlayer insulating film is formed on a substrate, the first interlayer insulating film including a first region corresponding to the first conductive pattern region, a second region corresponding to the second conductive pattern region, and a third region spaced apart from the first and second regions and disposed between the first and second regions. First, second and third lower metal wirings are formed to respectively fill the first, second and third recesses of the first interlayer insulating film. A second interlayer insulating film is formed on the first interlayer insulating film. A first dummy via hole is formed in the second interlayer insulating film to expose the third lower metal wiring. The third lower metal wiring is electrically isolated.
    Type: Application
    Filed: January 13, 2017
    Publication date: September 21, 2017
    Inventors: Sung Wook HWANG, Jong Hyun LEE, Jae Seok YANG, In Wook OH, Hyun Jae LEE
  • Patent number: 9652578
    Abstract: A layout design method may include receiving predetermined values related to first to third normal fin designs extending in a first direction and arranged in parallel in a second direction perpendicular to the first direction, generating dummy fin designs based on the predetermined values, generating mandrel candidate designs based on the first to third normal fin designs and the dummy fin designs, decomposing the mandrel candidate designs to first and second mandrel mask designs, and generating a final mandrel mask design using one of the first and second mandrel mask designs that satisfies a predetermined condition. A first interval distance in the second direction between the first normal fin design and the second normal fin design may be different from a second interval distance in the second direction between the second normal fin design and the third normal fin design.
    Type: Grant
    Filed: March 31, 2015
    Date of Patent: May 16, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-Gyun Kim, Sung-Wook Hwang, Dae-Kwon Kang, Jae-Seok Yang, Ji-Young Jung
  • Patent number: 9575112
    Abstract: A test system includes row decoder, column decoder, row test controller, and test circuit. The row decoder activates one of first through M-th row signals based on plurality of row input signals. The column decoder activates one of first through N-th column signals based on plurality of column input signals. The row test controller outputs first through N-th column output signals, which are activated, when row test enable signal is activated. The row test controller outputs the first through N-th column signals as the first through N-th column output signals respectively when the row test enable signal is deactivated. The test circuit includes first through M-th row test blocks, each of which includes first through N-th test units. The test circuit simultaneously performs short test of the first through N-th test units included in row test block when the row test enable signal is activated.
    Type: Grant
    Filed: March 30, 2015
    Date of Patent: February 21, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: In-Wook Oh, Chin Kim, Sunhom Steve Paak, Jae-Seok Yang
  • Publication number: 20160313638
    Abstract: A layout decomposition method is provided which may include building, a graph including a plurality of nodes and edges from a layout design including a plurality of polygons, wherein the nodes correspond to the polygons of the layout design and the edges identify two nodes disposed close to each other at a distance shorter than a minimum distance among the plurality of nodes, comparing degrees of the plurality of nodes with a reference value, selecting a target node, the degree of which exceeds the reference value, identifying a first and second subgraph based on the target node, performing multi-patterning technology decomposition on the first and second subgraph to acquire a first and second result, and creating first mask layout data corresponding to one portion of the layout design and second mask layout data corresponding to the other portion of the layout design by combining the first and second result.
    Type: Application
    Filed: April 21, 2016
    Publication date: October 27, 2016
    Inventors: Ji-Young Jung, Dae-Kwon KANG, Dong-Gyun KIM, Jae-Seok YANG, Sung-Wook HWANG
  • Publication number: 20160306914
    Abstract: According to example embodiments of inventive concepts, a layout design system includes a processor, a storage unit configured to store a layout design, and a stitch module. The layout design includes a first pattern group and a second pattern group disposed in accordance with a design. The first pattern group including a first pattern for patterning at a first time. The second pattern group including a second pattern for patterning at a second time that is different than the first time. The stitch module is configured to detect an iso-pattern of the second pattern using the processor. The stitch module is configured to repetitively designate at least one of the first pattern, which is spaced apart from the iso-pattern by a pitch or more, to the second pattern group using the processor.
    Type: Application
    Filed: January 20, 2016
    Publication date: October 20, 2016
    Inventors: Dae-kwon KANG, Ji-Young JUNG, Dong-Gyun KIM, Jae-Seok YANG, Sung-Keun PARK, Young-Gook PARK
  • Patent number: 9357754
    Abstract: The present invention relates to a transgenic pig that expresses sTNFR1-Fc, wherein a gene encoding sTNFR1-Fc, which is a fusion protein of the extracellular domain of human soluble tumor necrosis factor receptor (sTNFR1) and an immunoglobulin Fc region, is introduced; a method for preparing the same; an organ isolated from the transgenic pig; a somatic donor cell line inserted with sTNFR1-Fc gene; a method for preparing a blood sample comprising sTNFR1-Fc; and a method for preparing human sTNFR1-Fc from the blood sample of the transgenic pig. As the transgenic pig can suppress immune response and inflammatory response by secreting an inhibitory substance that suppresses the activity of TNF-? in blood, it can be effectively used for xenograft. Furthermore, since the transgenic pig has a blood type O, it can be transplanted for suppressing inflammatory response, regardless of a blood type of recipient.
    Type: Grant
    Filed: January 20, 2012
    Date of Patent: June 7, 2016
    Assignee: SNU R&DB FOUNDATION
    Inventors: Curie Ahn, Byeong Chun Lee, Jong Ik Hwang, Jae Seok Yang, Byoung Gon Moon, Goo Jang, Bum Rae Cho, Ok Jae Koo, Sol Ji Park, Jung Taek Kang, Dae Kee Kwon
  • Publication number: 20160070838
    Abstract: In a method of decomposing a layout of a semiconductor device, a polygon, which includes a plurality of intersections at each of which at least two lines are crossed, among polygons included in the layout of the semiconductor device may be determined as a complex polygon. A first stitch may be inserted between the plurality of intersections on the complex polygon. A plurality of decomposed patterns may be generated by performing a pattern dividing operation on the layout.
    Type: Application
    Filed: June 11, 2015
    Publication date: March 10, 2016
    Inventors: Dae-Kwon KANG, Ji-young JUNG, Dong-Gyun KIM, Jae-Seok YANG, Sung-Wook HWANG