Patents by Inventor Jae Ung LEE

Jae Ung LEE has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20180323170
    Abstract: A semiconductor package and a method of manufacturing a semiconductor package. As a non-limiting example, various aspects of this disclosure provide a semiconductor package, and method of manufacturing thereof, that comprises shielding on multiple sides thereof.
    Type: Application
    Filed: July 17, 2018
    Publication date: November 8, 2018
    Inventors: Jin Seong Kim, Edwin J. Adlam, Ludovico E. Bancod, Gi Jung Kim, Robert Lanzone, Jae Ung Lee, Yung Woo Lee, Mi Kyeong Choi
  • Patent number: 10032705
    Abstract: A semiconductor package and a method of manufacturing a semiconductor package. As a non-limiting example, various aspects of this disclosure provide a semiconductor package, and method of manufacturing thereof, that comprises a substrate having a first surface and a second surface opposite to the first surface, and comprising at least one first recess portion formed in a direction ranging from the first surface toward the second surface, a plurality of first recess conductive patterns formed in the first recess portion, and a first passive element inserted into the first recess portion of the substrate and having a first electrode and a second electrode electrically connected to the plurality of first recess conductive patterns.
    Type: Grant
    Filed: May 8, 2016
    Date of Patent: July 24, 2018
    Assignee: Amkor Technology, Inc.
    Inventors: Jae Ung Lee, Yung Woo Lee, EunNaRa Cho, Dong Hyun Bang, Wook Choi, KooWoong Jeong, Byong Jin Kim, Min Chul Shin, Ho Jeong Lim, Ji Hyun Kim, Chang Hun Kim
  • Publication number: 20180138155
    Abstract: A semiconductor package and a method of manufacturing a semiconductor package.
    Type: Application
    Filed: January 15, 2018
    Publication date: May 17, 2018
    Inventors: Jin Seong Kim, Edwin J. Adlam, Ludovico E. Bancod, Gi Jung Kim, Robert Lanzone, Jae Ung Lee, Yung Woo Lee, Mi Kyeong Choi
  • Patent number: 9935083
    Abstract: A semiconductor package and a method of manufacturing a semiconductor package. As a non-limiting example, various aspects of this disclosure provide a semiconductor package, and method of manufacturing thereof, that comprises shielding on multiple sides thereof.
    Type: Grant
    Filed: May 8, 2016
    Date of Patent: April 3, 2018
    Assignee: AMKOR TECHNOLOGY, INC.
    Inventors: Jae Ung Lee, Yung Woo Lee, Mi Kyeong Choi, Jin Seong Kim
  • Publication number: 20180057353
    Abstract: A semiconductor package and a method of manufacturing a semiconductor package. As a non-limiting example, various aspects of this disclosure provide a semiconductor package, and a method of manufacturing thereof, that comprises a first semiconductor die, a plurality of adhesive regions spaced apart from each other on the first semiconductor die, and a second semiconductor die adhered to the plurality of adhesive regions.
    Type: Application
    Filed: November 7, 2017
    Publication date: March 1, 2018
    Inventors: Jae Ung Lee, Byong Jin Kim, Young Seok Kim, Wook Choi, Seung Jae Yoo, Yung Woo Lee, EunNaRa Cho, Dong Hyun Bang
  • Publication number: 20170320723
    Abstract: A semiconductor package and a method of manufacturing a semiconductor package. As a non-limiting example, various aspects of this disclosure provide a semiconductor package, and a method of manufacturing thereof, that comprises a first semiconductor die, a plurality of adhesive regions spaced apart from each other on the first semiconductor die, and a second semiconductor die adhered to the plurality of adhesive regions.
    Type: Application
    Filed: May 9, 2016
    Publication date: November 9, 2017
    Inventors: Jae Ung Lee, Byong Jin Kim, Young Seok Kim, Wook Choi, Seung Jae Yoo, Yung Woo Lee, EunNaRa Cho, Dong Hyun Bang
  • Patent number: 9809446
    Abstract: A semiconductor package and a method of manufacturing a semiconductor package. As a non-limiting example, various aspects of this disclosure provide a semiconductor package, and a method of manufacturing thereof, that comprises a first semiconductor die, a plurality of adhesive regions spaced apart from each other on the first semiconductor die, and a second semiconductor die adhered to the plurality of adhesive regions.
    Type: Grant
    Filed: May 9, 2016
    Date of Patent: November 7, 2017
    Assignee: AMKOR TECHNOLOGY, INC.
    Inventors: Jae Ung Lee, Byong Jin Kim, Young Seok Kim, Wook Choi, Seung Jae Yoo, Yung Woo Lee, EunNaRa Cho, Dong Hyun Bang
  • Publication number: 20170141081
    Abstract: A semiconductor package and a method of manufacturing a semiconductor package. As a non-limiting example, various aspects of this disclosure provide a semiconductor package, and method of manufacturing thereof, that comprises shielding on multiple sides thereof.
    Type: Application
    Filed: May 8, 2016
    Publication date: May 18, 2017
    Inventors: Jae Ung Lee, Yung Woo Lee, Mi Kyeong Choi, Jin Seong Kim
  • Publication number: 20170018493
    Abstract: A semiconductor package and a method of manufacturing a semiconductor package. As a non-limiting example, various aspects of this disclosure provide a semiconductor package, and method of manufacturing thereof, that comprises a substrate having a first surface and a second surface opposite to the first surface, and comprising at least one first recess portion formed in a direction ranging from the first surface toward the second surface, a plurality of first recess conductive patterns formed in the first recess portion, and a first passive element inserted into the first recess portion of the substrate and having a first electrode and a second electrode electrically connected to the plurality of first recess conductive patterns.
    Type: Application
    Filed: May 8, 2016
    Publication date: January 19, 2017
    Inventors: Jae Ung Lee, Yung Woo Lee, EunNaRa Cho, Dong Hyun Bang, Wook Choi, KooWoong Jeong, Byong Jin Kim, Min Chul Shin, Ho Jeong Lim, Ji Hyun Kim, Chang Hun Kim
  • Patent number: 9513254
    Abstract: In one embodiment, a microfluidic sensor device includes microfluidic sensor mounted on and electrically connected a micro lead frame substrate. The microfluidic sensor is molded to form a package body. The package body includes a molded panel portion and, in some embodiments, a mask portion having one or more open channels, sealed channels, and/or a sealed chamber exposing an active surface of the microfluidic sensor. The molded panel portions and mask portions are configured to allow a material to dynamically or statically contact the microfluidic sensor for analysis.
    Type: Grant
    Filed: August 11, 2014
    Date of Patent: December 6, 2016
    Assignee: Amkor Technology, Inc.
    Inventors: Hyung II Jeon, Ji Young Chung, Chan Ha Hwang, Byong Jin Kim, Yung Woo Lee, Do Hyun Na, Jae Ung Lee
  • Publication number: 20150130054
    Abstract: A semiconductor package and a method for manufacturing a semiconductor package that comprises a unit substrate, for example to which a semiconductor chip is attached, embedded in a base substrate on which a semiconductor device may be mounted. The base substrate may, for example, comprise vias between top and bottom surfaces thereof and/or vias between the top surface of the base substrate and a top surface of the unit substrate embedded within the base substrate.
    Type: Application
    Filed: November 11, 2014
    Publication date: May 14, 2015
    Inventors: Jae Ung Lee, Byong Jin Kim, Yoon Ki Namkung, Se Man Oh
  • Patent number: 9018741
    Abstract: A semiconductor package is presented which has a suitable structure for effectively shielding electromagnetic wave interference (EMI) in a cavity area to which a semiconductor chip is attached. The semiconductor package is assembled such that a lower substrate to which the semiconductor chip is attached is adhered to an EMI shielding & electric I/O body having various types of EMI shielding & electric I/O metal patterns by soldering. Further, the EMI shielding & electric I/O body is adhered to an upper substrate by soldering thereby simplifying assembling of the semiconductor package.
    Type: Grant
    Filed: January 11, 2013
    Date of Patent: April 28, 2015
    Inventors: Dong In Kim, Jae Ung Lee, Eunnara Cho, Min Ju Kim
  • Publication number: 20150041324
    Abstract: In one embodiment, a microfluidic sensor device includes microfluidic sensor mounted on and electrically connected a micro lead frame substrate. The microfluidic sensor is molded to form a package body. The package body includes a molded panel portion and, in some embodiments, a mask portion having one or more open channels, sealed channels, and/or a sealed chamber exposing an active surface of the microfluidic sensor. The molded panel portions and mask portions are configured to allow a material to dynamically or statically contact the microfluidic sensor for analysis.
    Type: Application
    Filed: August 11, 2014
    Publication date: February 12, 2015
    Inventors: Hyung Il Jeon, Ji Young Chung, Chan Ha Hwang, Byong Jin Kim, Yung Woo Lee, Do Hyun Na, Jae Ung Lee
  • Patent number: 8921955
    Abstract: In one embodiment, a miniaturized, multi-function, highly integrated and high performance semiconductor device or package includes a microphone implemented using a MEMS (Micro Electro Mechanical System) die. The semiconductor device includes a leadframe and a body collectively defining a port hole. The port hole facilitates the exposure of a diaphragm of the MEMS die in the semiconductor device.
    Type: Grant
    Filed: February 24, 2011
    Date of Patent: December 30, 2014
    Assignee: Amkor Technology, Inc.
    Inventors: Jae Ung Lee, Byong Jin Kim, Hyung Il Jeon, Eun Jung Jo, Koo Woong Jeong
  • Patent number: 8873272
    Abstract: Disclosed is a semiconductor memory apparatus, including: a memory cell array configured to include a plurality of memory cells; a switching unit configured to be coupled to data input and output pads and control a data transfer path of data applied to the data input and output pads in response to a test mode signal; a write driver configured to drive data transferred from the switching unit and write the data in the memory cell array at a normal mode; and a controller configured to transfer the data from the switching unit to the memory cell at a test mode.
    Type: Grant
    Filed: December 30, 2011
    Date of Patent: October 28, 2014
    Assignee: SK Hynix Inc.
    Inventor: Jae Ung Lee
  • Publication number: 20130114326
    Abstract: Disclosed is a semiconductor memory apparatus, including: a memory cell array configured to include a plurality of memory cells; a switching unit configured to be coupled to data input and output pads and control a data transfer path of data applied to the data input and output pads in response to a test mode signal; a write driver configured to drive data transferred from the switching unit and write the data in the memory cell array at a normal mode; and a controller configured to transfer the data from the switching unit to the memory cell at a test mode.
    Type: Application
    Filed: December 30, 2011
    Publication date: May 9, 2013
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Jae Ung LEE