Patents by Inventor Jae-Yong Jeong

Jae-Yong Jeong has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20050226049
    Abstract: A NOR flash memory device is capable of shortening a program time. Included is a cell array segmented into a plurality of banks, a data input buffer to receive and store data composed of units of words, the number of units corresponding to the number of banks, and a program driver to apply a program voltage contemporaneously to the banks. According to the present invention, a plurality of program data composed of word units is programmed at the same time, so that the time for programming the whole memory cell array can be shortened.
    Type: Application
    Filed: September 30, 2004
    Publication date: October 13, 2005
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jae-Yong Jeong, Heung-Soo Lim
  • Patent number: 6938116
    Abstract: A flash memory management method is provided. According to the method, when a request to write the predetermined data to a page to which data has been written is made, the predetermined data is written to a log block corresponding to a data block containing the page. When a request to write the predetermined data to the page again is received, the predetermined data is written to an empty free page in the log block. Even if the same page is requested to be continuously written to, the management method allows this to be processed in one log block, thereby improving the effectiveness in the use of flash memory resources.
    Type: Grant
    Filed: December 31, 2001
    Date of Patent: August 30, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Bum-soo Kim, Gui-young Lee, Jong-min Kim, Ji-hyun In, Je-sung Kim, Sam-hyuk Noh, Sang-lyul Min, Dong-hee Lee, Jae-yong Jeong, Yoo-kun Cho, Jong-moo Choi
  • Patent number: 6891754
    Abstract: The invention provides a method of programming in a nonvolatile semiconductor memory device, having a plurality of memory cell strings connected to a plurality of bitlines and constructed of a plurality of memory cell transistors whose gates are coupled to a plurality of wordlines, and a plurality of registers corresponding to the bitlines. The method involves applying a first voltage to a first one of the bitlines and applying a second voltage to a second one of the bitline, the first bitline being adjacent to the second bitline, the first and second voltages being supplied from the registers; electrically isolating the first and second bitlines from their corresponding registers; charging the first bitline up to a third voltage higher than the first voltage and lower than the second voltage; and applying a fourth voltage to a wordline after cutting off current paths into the first and second bitlines.
    Type: Grant
    Filed: August 27, 2004
    Date of Patent: May 10, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-Yong Jeong, Sung-Soo Lee
  • Publication number: 20050030790
    Abstract: The invention provides a method of programming in a nonvolatile semiconductor memory device, having a plurality of memory cell strings connected to a plurality of bitlines and constructed of a plurality of memory cell transistors whose gates are coupled to a plurality of wordlines, and a plurality of registers corresponding to the bitlines. The method involves applying a first voltage to a first one of the bitlines and applying a second voltage to a second one of the bitline, the first bitline being adjacent to the second bitline, the first and second voltages being supplied from the registers; electrically isolating the first and second bitlines from their corresponding registers; charging the first bitline up to a third voltage higher than the first voltage and lower than the second voltage; and applying a fourth voltage to a wordline after cutting off current paths into the first and second bitlines.
    Type: Application
    Filed: August 27, 2004
    Publication date: February 10, 2005
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jae-Yong Jeong, Sung-Soo Lee
  • Patent number: 6807098
    Abstract: The invention provides a method of programming in a nonvolatile semiconductor memory device, having a plurality of memory cell strings connected to a plurality of bitlines and constructed of a plurality of memory cell transistors whose gates are coupled to a plurality of wordlines, and a plurality of registers corresponding to the bitlines. The method involves applying a first voltage to a first one of the bitlines and applying a second voltage to a second one of the bitline, the first bitline being adjacent to the second bitline, the first and second voltages being supplied from the registers; electrically isolating the first and second bitlines from their corresponding registers; charging the first bitline up to a third voltage higher than the first voltage and lower than the second voltage; and applying a fourth voltage to a wordline after cutting off current paths into the first and second bitlines.
    Type: Grant
    Filed: September 9, 2003
    Date of Patent: October 19, 2004
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-Yong Jeong, Sung-Soo Lee
  • Patent number: 6717861
    Abstract: Disclosed is a non-volatile semiconductor memory device including a circuit for controlling potentials of select lines and word lines in accordance with bit line setup, string select line setup, program and discharge periods of a program cycle. The control circuit biases a string select line to a power supply voltage during the bit line setup period in the program cycle, and to a voltage between the power supply voltage and ground voltage during the string select line setup and the program periods. According to the string select line control scheme, program disturb due to a noise voltage induced at a string select line when a program voltage is applied to a word line adjacent to the string select line is prevented.
    Type: Grant
    Filed: December 4, 2001
    Date of Patent: April 6, 2004
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-Yong Jeong, Sung-Soo Lee
  • Patent number: 6650566
    Abstract: The invention provides a method of programming in a nonvolatile semiconductor memory device, having a plurality of memory cell strings connected to a plurality of bitlines and constructed of a plurality of memory cell transistors whose gates are coupled to a plurality of wordlines, and a plurality of registers corresponding to the bitlines. The method involves applying a first voltage to a first one of the bitlines and applying a second voltage to a second one of the bitline, the first bitline being adjacent to the second bitline, the first and second voltages being supplied from the registers; electrically isolating the first and second bitlines from their corresponding registers; charging the first bitline up to a third voltage higher than the first voltage and lower than the second voltage; and applying a fourth voltage to a wordline after cutting off current paths into the first and second bitlines.
    Type: Grant
    Filed: December 12, 2001
    Date of Patent: November 18, 2003
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-Yong Jeong, Sung-Soo Lee
  • Patent number: 6614688
    Abstract: A method of programming a non-volatile semiconductor memory device is provided. The method includes a bitline setup step, a well bias setup step, a program step, and a discharge step. In the bitline setup step, either a ground or power supply voltage is supplied respectively to bitlines according to data bits stored in page buffers, and a pocket P-well area is biased with the ground voltage. In the well bias setup step, the ground voltage applied to the pocket P-well area is cut off to make the second well area attain a floating state. Under such a condition, the pocket P-well area is biased with a coupling voltage, which is lower than the ground voltage, through a coupling capacitance between the pocket P-well area and a common source line, or a coupling capacitance between the pocket P-well area and an N-well area.
    Type: Grant
    Filed: November 20, 2001
    Date of Patent: September 2, 2003
    Assignee: Samsung Electronic Co. Ltd.
    Inventors: Jae-Yong Jeong, Jin-Seon Yeom, Sung-Soo Lee
  • Publication number: 20020184436
    Abstract: A flash memory management method is provided. According to the method, when a request to write the predetermined data to a page to which data has been written is made, the predetermined data is written to a log block corresponding to a data block containing the page. When a request to write the predetermined data to the page again is received, the predetermined data is written to an empty free page in the log block. Even if the same page is requested to be continuously written to, the management method allows this to be processed in one log block, thereby improving the effectiveness in the use of flash memory resources.
    Type: Application
    Filed: December 31, 2001
    Publication date: December 5, 2002
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Bum-Soo Kim, Gjui-Young Lee, Jong-Min Kim, Ji-Huun In, Je-Sung Kim, Sam-Hyuk Noh, Sang-Lyul Min, Dong-Hee Lee, Jae-Yong Jeong, Yoo-Kun Cho, Jong-Moo Choi
  • Publication number: 20020118569
    Abstract: A method of programming a non-volatile semiconductor memory device is provided. The method includes a bitline setup step, a well bias setup step, a program step, and a discharge step. In the bitline setup step, either a ground or power supply voltage is supplied respectively to bitlines according to data bits stored in page buffers, and a pocket P-well area is biased with the ground voltage. In the well bias setup step, the ground voltage applied to the pocket P-well area is cut off to make the second well area attain a floating state. Under such a condition, the pocket P-well area is biased with a coupling voltage, which is lower than the ground voltage, through a coupling capacitance between the pocket P-well area and a common source line, or a coupling capacitance between the pocket P-well area and an N-well area.
    Type: Application
    Filed: November 20, 2001
    Publication date: August 29, 2002
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jae-Yong Jeong, Jin-Seon Yeom, Sung-Soo Lee
  • Publication number: 20020075727
    Abstract: Disclosed is a non-volatile semiconductor memory device including a circuit for controlling potentials of select lines and word lines in accordance with bit line setup, string select line setup, program and discharge periods of a program cycle. The control circuit biases a string select line to a power supply voltage during the bit line setup period in the program cycle, and to a voltage between the power supply voltage and ground voltage during the string select line setup and the program periods. According to the string select line control scheme, program disturb due to a noise voltage induced at a string select line when a program voltage is applied to a word line adjacent to the string select line is prevented.
    Type: Application
    Filed: December 4, 2001
    Publication date: June 20, 2002
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jae-Yong Jeong, Sung-Soo Lee
  • Publication number: 20020071311
    Abstract: The invention provides a method of programming in a nonvolatile semiconductor memory device, having a plurality of memory cell strings connected to a plurality of bitlines and constructed of a plurality of memory cell transistors whose gates are coupled to a plurality of wordlines, and a plurality of registers corresponding to the bitlines. The method involves applying a first voltage to a first one of the bitlines and applying a second voltage to a second one of the bitline, the first bitline being adjacent to the second bitline, the first and second voltages being supplied from the registers; electrically isolating the first and second bitlines from their corresponding registers; charging the first bitline up to a third voltage higher than the first voltage and lower than the second voltage; and applying a fourth voltage to a wordline after cutting off current paths into the first and second bitlines.
    Type: Application
    Filed: December 12, 2001
    Publication date: June 13, 2002
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jae-Yong Jeong, Sung-Soo Lee
  • Publication number: 20020069381
    Abstract: A nonvolatile semiconductor memory device has a special test mode and circuitry for counting its own fail bits. During the test mode, test data is stored in the memory, and also in a special expected data buffer. The test data stored in the memory cells are then compared to that stored in the expected data buffer. Where there is no correspondence, fail bits are detected. The lack of correspondence is registered, counted, and output to a data output buffer block.
    Type: Application
    Filed: October 30, 2001
    Publication date: June 6, 2002
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jae-Yong Jeong, Sung-Soo Lee
  • Patent number: 6353555
    Abstract: Disclosed is a nonvolatile semiconductor memory device which comprises a controller for controlling block select signal generators. The controller simultaneously activates the block select signal generators in a bit line setup and a recovery period, so that the word lines in each of memory blocks are set to a predetermined voltage (for example, a ground voltage, a power supply voltage, or an intermediate voltage), respectively. According to the control scheme, by attenuating a bouncing of a substrate voltage caused in an instant by means of a capacitive coupling between a bit line and a substrate at a transition of a bit line voltage, there are prevented an under program and a program disturb during a program cycle.
    Type: Grant
    Filed: June 20, 2000
    Date of Patent: March 5, 2002
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Jae-Yong Jeong
  • Patent number: 6327467
    Abstract: A method for computing maximum traffic capacitance of a base station using a virtual call in the digital mobile communication system in such a way that an operator at operating terminal for Base Station Manager (BSM) inputs call-set-request instructions using the virtual call to maintain and repair the digital mobile communication system so that traffic state is set between mobile stations in the service area of test base station and a vocoder of a Base Station Controller (BSC) to compute maximum traffic capacitance of the test base station. An operator at operation terminal inputs call set information by operator instruction as much as mobile station numbers to be tested to compute maximum traffic capacitance of the base station. The BSM inputs a virtual call-set-request-instruction by means of a virtual call-set-start-flag.
    Type: Grant
    Filed: May 12, 1999
    Date of Patent: December 4, 2001
    Assignee: Hyudai Electronics Industries Co., Ltd.
    Inventors: Seung Bong Yang, Jae Hwan Choi, Jae Yong Jeong
  • Publication number: 20010019954
    Abstract: A method for controlling an overload of a digital mobile communication system. The digital mobile communication system has a base transceiver station and a base station controller each of which has a database.
    Type: Application
    Filed: January 23, 2001
    Publication date: September 6, 2001
    Applicant: HYUNDAI ELECTRONICS INDUSTRIES CO., LTD.
    Inventors: Young-il Lim, Jae-Yong Jeong, Myoung-Ki Seol