Patents by Inventor Jae-Youl Lee

Jae-Youl Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10170033
    Abstract: A display device includes a data generator configured to generate a clock-embedded data packet, and a controller configured to control operation of the data generator. The data packet comprises a header, a first symbol comprising address information therein, and a second symbol not comprising address information, and the header comprises address information of the first symbol.
    Type: Grant
    Filed: November 22, 2016
    Date of Patent: January 1, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kwi Sung Yoo, Dong Hoon Baek, Dong Myung Lee, Hyun Wook Lim, Eun Young Jin, Jae Youl Lee
  • Patent number: 10141963
    Abstract: A method of operating a receiver includes a controller of the receiver determining whether a full initialization or a partial initialization of the receiver is needed; the controller adjusting alternating current (AC) characteristics and direct current (DC) characteristics of the receiver in a full initialization mode, and the controller adjusting the DC characteristics of the receiver in a partial initialization mode when the controller determines the partial initialization is needed.
    Type: Grant
    Filed: September 15, 2016
    Date of Patent: November 27, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kwi-Sung Yoo, Jae-Youl Lee, Hyun-Wook Lim, Young-Min Choi, Dong-Hoon Baek, Kyong-Ho Kim, Eun-Young Jin
  • Publication number: 20180114476
    Abstract: An image processing apparatus includes: an analyzer configured to calculate color characteristics by input pixel data, and determine whether the pixel data is achromatic based on the color characteristics; a first renderer configured to perform a first rendering on the pixel data in response to determining that the pixel data is not achromatic; and a second renderer configured to perform a second rendering on the pixel data in response to determining that the pixel data is achromatic.
    Type: Application
    Filed: July 11, 2017
    Publication date: April 26, 2018
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ho Seok SHIN, Un Ki PARK, Se Whan NA, Jae Youl LEE, Jong Hyuk LEE
  • Publication number: 20180068600
    Abstract: A display driving device includes a timing controller configured to generate test data having a predetermined periodicity, and a source driver configured to drive source lines of a display panel using the test data, determine that a bit error has been generated when aperiodicity appears in the test data, and measure a bit error rate (BER) based on the bit error.
    Type: Application
    Filed: March 9, 2017
    Publication date: March 8, 2018
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kyong Ho KIM, Young Min CHOI, Dong Hoon BAEK, Jae Youl LEE, Hyun Wook LIM
  • Patent number: 9898997
    Abstract: The display driving circuit including a type detector for receiving a data packet including a 2-bit embedded signal, in which a clock signal embedded in a data signal, and outputting a first reference clock or a second reference clock different from the first reference clock according to a type of the data packet, a window generator for receiving multi-phase clocks and providing to the type detector a first window reference and a second window reference different from the first window reference to be used in determining the type of the data packet, a buffer for delaying the first reference clock by a first interval and delaying the second reference clock by a second interval different from the first interval, and a multiplexer for multiplexing the delayed first and second reference clocks and outputting a multiplexed reference clock may be provided.
    Type: Grant
    Filed: January 27, 2015
    Date of Patent: February 20, 2018
    Assignees: Samsung Electronics Co., Ltd., Postech Academia-Industry Collaboration Foundation
    Inventors: Dong-Hoon Baek, Jae-Yoon Sim, Dong-Myung Lee, Jae-Youl Lee
  • Publication number: 20170314278
    Abstract: The present invention relates to a repairable clip and a deck fixing structure using the same. The present invention is characterized by a method for facilitating a method of fastening a middle part again when replacing same within the scope of constructing a deck and, more specifically, by a simple and convenient method for separating a rotary member for repair, which is integrated into the clip, mounting the same to the clip, positioning a new deck material, and thereafter fixing the replaced deck material to a deck assembly by rotating the rotary member with a simple tool, such as an Allen wrench. The present invention for repairing a constructed deck material to its original form with the performance of a clip itself is an invention first attempted in the world.
    Type: Application
    Filed: July 21, 2017
    Publication date: November 2, 2017
    Inventors: Jae Youl LEE, Su Mi CHO
  • Publication number: 20170148377
    Abstract: A display device includes a data generator configured to generate a clock-embedded data packet, and a controller configured to control operation of the data generator. The data packet comprises a header, a first symbol comprising address information therein, and a second symbol not comprising address information, and the header comprises address information of the first symbol.
    Type: Application
    Filed: November 22, 2016
    Publication date: May 25, 2017
    Inventors: KWI SUNG YOO, Dong-Hoon Baek, Dong Myung Lee, Hyun Wook Lim, Eun Young Jin, Jae Youl Lee
  • Publication number: 20170132966
    Abstract: A method of operating a source driver, a display driving circuit, and a method of operating the display driving circuit are provided. The method of operating the source driver including a receiver, includes determining a parameter value of the receiver for optimizing a receiving of the receiver, through training, and transmitting the parameter value to a timing controller external to the source driver. The method of operating the source driver further includes, based on an abnormal state occurring in the receiving of the receiver, receiving the transmitted parameter value from the timing controller, and optimizing the receiving of the receiver based on the received parameter value.
    Type: Application
    Filed: September 12, 2016
    Publication date: May 11, 2017
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyun-wook LIM, Kwi-sung YOO, Young-min CHOI, Jae-youl LEE, Dong-hoon BAEK, Kyong-ho KIM, Eun-young JIN
  • Publication number: 20170111071
    Abstract: A method of operating a receiver includes a controller of the receiver determining whether a full initialization or a partial initialization of the receiver is needed; the controller adjusting alternating current (AC) characteristics and direct current (DC) characteristics of the receiver in a full initialization mode, and the controller adjusting the DC characteristics of the receiver in a partial initialization mode when the controller determines the partial initialization is needed.
    Type: Application
    Filed: September 15, 2016
    Publication date: April 20, 2017
    Inventors: Kwi-Sung YOO, Jae-Youl LEE, Hyun-Wook LIM, Young-Min CHOI, Dong-Hoon BAEK, Kyong-Ho KIM, Eun-Young JIN
  • Patent number: 9525545
    Abstract: A phase locked loop includes a voltage controlled oscillator including a plurality of delay cells configured to respectively generate a plurality of clock signals having different phases and a harmonic lock detector configured to detect harmonic lock in the voltage controlled oscillator and to generate a reset signal in response. Remaining ones of the delay cells other than a first delay cell among the plurality of delay cells are reset in response to the reset signal.
    Type: Grant
    Filed: February 17, 2014
    Date of Patent: December 20, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Woon Taek Oh, Jin Ho Kim, Tae Jin Kim, Jae Youl Lee, Young Hwan Chang
  • Patent number: 9514713
    Abstract: A timing controller, a source driver, and a display driver integrated circuit (DDI) having improved test efficiency and a method of operating the DDI are provided. The timing controller includes a code generation unit for generating a first code from display data, a protocol encoder for generating a data sequence including the display data and the first code, and a transmission unit for providing the data sequence to a source driver through a link.
    Type: Grant
    Filed: August 8, 2014
    Date of Patent: December 6, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Dong-Myung Lee, Young-Min Choi, Jae-Youl Lee, Han-Su Pae, Dong-Hoon Baek, Young-Hun Lee, Kil-Hoon Lee
  • Patent number: 9432028
    Abstract: A clock data recovery circuit including: a digital phase detector and deserializer configured to sample serial data using a recovery clock signal to generate an up phase error signal and a down phase error signal which correspond to a phase difference between the serial data and the recovery clock signal; a digital loop filter configured to generate an up fine code and a down fine code based on a result of counting the up and down phase error signals; a loop combiner configured to generate an up fine tuning code and a down fine tuning code by using the up and down phase error signals and the up and down fine codes; and a digitally controlled oscillator configured to generate the recovery clock signal having a frequency changed with the up and down fine tuning codes.
    Type: Grant
    Filed: May 19, 2015
    Date of Patent: August 30, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Tae Jin Kim, Chang Hoon Baek, Sang Kyu Lee, Jae Youl Lee
  • Publication number: 20150358024
    Abstract: A clock data recovery circuit including: a digital phase detector and deserializer configured to sample serial data using a recovery clock signal to generate an up phase error signal and a down phase error signal which correspond to a phase difference between the serial data and the recovery clock signal; a digital loop filter configured to generate an up fine code and a down fine code based on a result of counting the up and down phase error signals; a loop combiner configured to generate an up fine tuning code and a down fine tuning code by using the up and down phase error signals and the up and down fine codes; and a digitally controlled oscillator configured to generate the recovery clock signal having a frequency changed with the up and down fine tuning codes.
    Type: Application
    Filed: May 19, 2015
    Publication date: December 10, 2015
    Inventors: Tae Jin KIM, Chang Hoon Baek, Sang Kyu Lee, Jae Youl Lee
  • Publication number: 20150229302
    Abstract: A sense amplifier includes a differential input circuit, a floating prevention circuit, and a differential amplifier. The differential input circuit output a first current flowing through a first node according to a first input signal, and second current flowing through a second node according to a second input signal. The floating prevention circuit outputs a third current flowing through the first node according to the second input signal, and fourth current flowing through the second node according to the first input signal. The differential amplifier generates a first output signal according to the first current or the third current flowing through the first node, and a second output signal according to the second current or the fourth current flowing through the second node. The sense amplifier may be coupled to a latch to form a flip-flop circuit.
    Type: Application
    Filed: December 1, 2014
    Publication date: August 13, 2015
    Inventors: Tae Jin KIM, Jae Youl LEE
  • Publication number: 20150213779
    Abstract: The display driving circuit including a type detector for receiving a data packet including a 2-bit embedded signal, in which a clock signal embedded in a data signal, and outputting a first reference clock or a second reference clock different from the first reference clock according to a type of the data packet, a window generator for receiving multi-phase clocks and providing to the type detector a first window reference and a second window reference different from the first window reference to be used in determining the type of the data packet, a buffer for delaying the first reference clock by a first interval and delaying the second reference clock by a second interval different from the first interval, and a multiplexer for multiplexing the delayed first and second reference clocks and outputting a multiplexed reference clock may be provided.
    Type: Application
    Filed: January 27, 2015
    Publication date: July 30, 2015
    Applicant: POSTECH ACADEMIA-INDUSTRY COLLABORATION FOUNDATION
    Inventors: Dong-Hoon BAEK, Jae-Yoon SIM, Dong-Myung LEE, Jae-Youl LEE
  • Patent number: 9093020
    Abstract: According to an example embodiment, a display driving integrated circuit (IC) includes a timing controller and a plurality of source drivers. The timing controller is configured to output a plurality of signals to the plurality of source drivers, and at least one of the timing controller and the plurality of source drivers operates in a power down mode in at least one of an initializing period, a data transmission period, and a vertical blank period. According to an example embodiment, a mode conversion method used in a display driving IC includes switching between a normal mode to a power down mode in response to a standby control signal. The power down mode is implemented on at least one of a timing controller and a plurality of source drivers included in the display driving IC in at least one of an initializing period, a data transmission period, and a vertical blank period.
    Type: Grant
    Filed: May 27, 2011
    Date of Patent: July 28, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-hoon Baek, Jae-youl Lee, Han-su Pae, Young-min Choi
  • Publication number: 20150154943
    Abstract: A timing controller, a source driver, and a display driver integrated circuit (DDI) having improved test efficiency and a method of operating the DDI are provided. The timing controller includes a code generation unit for generating a first code from display data, a protocol encoder for generating a data sequence including the display data and the first code, and a transmission unit for providing the data sequence to a source driver through a link.
    Type: Application
    Filed: August 8, 2014
    Publication date: June 4, 2015
    Inventors: DONG-MYUNG LEE, YOUNG-MIN CHOI, JAE-YOUL LEE, HAN-SU PAE, DONG-HOON BAEK, YOUNG-HUN LEE, KIL-HOON LEE
  • Patent number: 9007357
    Abstract: A method of deserializing signals output from a master can include generating an indication signal based on occurrence of a first signal pattern input via a data line during a first period and occurrence of a second signal pattern input via a clock line during the first period and enabling a deserializer in response to the indication signal and deserializing serialized video data input via the data line during a second period following the first period, in response to a clock signal input via the clock line during the second period. Related circuits are also disclosed.
    Type: Grant
    Filed: July 31, 2007
    Date of Patent: April 14, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dae-Jin Park, Jong-Seon Kim, Jae-Youl Lee, Chang-Min Kim
  • Patent number: 8935551
    Abstract: A semiconductor IC including a supply voltage generator, one or more first circuit blocks, and one or more second circuit blocks. The supply voltage generator is configured to generate a first supply voltage and a second supply voltage based on an external supply voltage, and to provide the first supply voltage to a first power bus and the second supply voltage to a second power bus. The first circuit blocks are connected between the first power bus and the second power bus, and the second circuit blocks are connected between the second power bus and ground.
    Type: Grant
    Filed: May 18, 2012
    Date of Patent: January 13, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Wang Yu, Jae-Youl Lee, Jae-Jin Park
  • Patent number: 8878792
    Abstract: A clock and data recovery (CDR) circuit of a source driver includes a clock recovery unit and a delay locked loop unit. The clock recovery unit receives data bits and a clock code periodically inserted into the data bits through a clock embedded data channel in a display data mode, and is configured to generate a clock signal by detecting an edge of the clock code. The delay locked loop unit is configured to generate a multi-phase clock signal based on the clock signal in the display data mode.
    Type: Grant
    Filed: July 8, 2010
    Date of Patent: November 4, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung-Pil Lim, Jae-Youl Lee, Han-Su Pae, Dong-Hoon Baek