Patents by Inventor James Gasbarro

James Gasbarro has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070159912
    Abstract: An integrated circuit memory device having delayed write command processing includes a first set of pins coupled to a memory core, the first set of pins to receive a row address followed by a column address. A second set of pins, coupled to memory core, are used to receive a sense command followed by a write command. The sense command specifies the sensing of a row of memory cells identified by the row address, and the write command specifies that the memory device receive write data and store the write data at a column location identified by the column address. The write command is posted internally to the memory device after a first delay has transpired from when the write command is received at the second set of pins.
    Type: Application
    Filed: March 2, 2007
    Publication date: July 12, 2007
    Inventors: Richard Barth, Frederick Ware, Donald Stark, Craig Hampel, Paul Davis, Abhijit Abhyankar, James Gasbarro, David Nguyen
  • Publication number: 20070147143
    Abstract: An integrated circuit memory device has a first set of pins to receive, using a clock signal, a row address followed by a column address. The device has a second set of pins to receive, using the clock signal, a sense command and a write command. The sense command specifies that the device activate a row of memory cells identified by the row address. The write command specifies that the memory device receive write data and store the write data at a location, identified by the column address, in the row of memory cells. The write command is posted internally to the memory device after a first delay has transpired from a first time period in which the write command is received at the second set of pins. The write data is received at a third set of pins after a second delay has transpired from the first time period.
    Type: Application
    Filed: March 2, 2007
    Publication date: June 28, 2007
    Inventors: Richard Barth, Frederick Ware, Donald Stark, Craig Hampel, Paul Davis, Abhijit Abhyankar, James Gasbarro, David Nguyen
  • Patent number: 7222209
    Abstract: A bus system for use with addressable memory has a global bus of bidirectional signal lines. The global bus has a first end and a second end. A master device transmits data to and receives data from the global bus at the first end. A global bus terminator is coupled to the global bus at the second end. One or more slave devices, including a last slave device at a furthest distance from the master device, each includes an active terminator coupled to at least some of the bidirectional signal lines of the global bus. The active terminator of only the last slave device is enabled.
    Type: Grant
    Filed: December 16, 2003
    Date of Patent: May 22, 2007
    Assignee: Rambus, Inc.
    Inventors: Bruno W. Garlepp, Richard M. Barth, Kevin S. Donnelly, Ely K. Tsern, Craig E. Hampel, Jeffrey D. Mitchell, James A. Gasbarro, Billy W. Garrett, Jr., Fredrick A. Ware, Donald V. Perino
  • Publication number: 20070100666
    Abstract: A monitoring system comprises a module having at least one sensor which could be an electric-field sensor within a housing. The device may be durable or disposable. A receiver may be provided to obtain and display data from the module. The module may also display the output data. The output data comprises both detected and derived data relating to physiological and contextual parameters of the wearer and may be transmitted directly to a local recipient or remotely over a communications network. The system is capable of deriving and predicting the occurrence of a number of physiological and conditional states and events and reporting the same as output data.
    Type: Application
    Filed: October 17, 2006
    Publication date: May 3, 2007
    Inventors: John Stivoric, David Andre, Eric Teller, Scott Boehmke, James Gasbarro, Jonathan Farringdon, Chris Pacione, Steve Menke, Mark Handel, Suresh Vishnubhatla, Christopher Kasabach, Eric Hsiung, James Hanlon
  • Patent number: 7199605
    Abstract: An apparatus is described having a feedback loop. The feedback loop has an output that approaches a steady state as a data line voltage approaches a reference voltage. The apparatus also includes a driving transistor that drives the data line. The driving transistor has an output impedance that is controlled by the feedback loop output, the feedback loop output keeps the driving transistor output impedance within a high output impedance region when the feedback loop output reaches the steady state.
    Type: Grant
    Filed: June 1, 2005
    Date of Patent: April 3, 2007
    Assignee: Rambus Inc.
    Inventors: Leung Yu, Roxanne T. Vu, Benedict C. Lau, Huy M. Nguyen, James A. Gasbarro
  • Patent number: 7197611
    Abstract: A memory device includes an interconnect with mask pins and a memory core for storing data. A memory interface circuit is connected between the interconnect and the memory core. The memory interface circuit selectively processes write mask data from the mask pins or precharge instruction signals from the mask pins.
    Type: Grant
    Filed: February 15, 2005
    Date of Patent: March 27, 2007
    Assignee: Rambus Inc.
    Inventors: Richard M. Barth, Frederick A. Ware, Donald C. Stark, Craig E. Hampel, Paul G. Davis, Abhijit M. Abhyankar, James A. Gasbarro, David Nguyen
  • Patent number: 7002367
    Abstract: An apparatus is described having a feedback loop. The feedback loop has an output that approaches a steady state as a data line voltage approaches a reference voltage. The apparatus also includes a driving transistor that drives the data line. The driving transistor has an output impedance that is controlled by the feedback loop output, the feedback loop output keeps the driving transistor output impedance within a high output impedance region when the feedback loop output reaches the steady state.
    Type: Grant
    Filed: January 21, 2003
    Date of Patent: February 21, 2006
    Assignee: Rambus, Inc.
    Inventors: Leung Yu, Roxanne T. Vu, Benedict C. Lau, Huy M. Nguyen, James A. Gasbarro
  • Publication number: 20050245839
    Abstract: A monitoring system comprises a module having at least one sensor and preferably skin and ambient temperature sensors within a housing. The device may be durable or disposable. The housing may be provided with certain surface features and shapes to facilitate mounting on and interface with the skin of the wearer for more accurate temperature measurement. A receiver may be provided to obtain and display data from the module. The module may also display the output data. The output data comprises both detected and derived data relating to physiological and contextual parameters of the wearer and may be transmitted directly to a local recipient or remotely over a communications network. The system is capable of deriving and predicting the occurrence of a number of physiological and conditional states and events and reporting the same as output data.
    Type: Application
    Filed: March 22, 2005
    Publication date: November 3, 2005
    Inventors: John Stivoric, David Andre, Christopher Kasabach, James Hanlon, Suresh Vishnubhatla, Christopher Pacione, Scott Boehmke, Eric Teller, James Gasbarro, Jonathan Farringdon
  • Publication number: 20050226088
    Abstract: An apparatus is described having a feedback loop. The feedback loop has an output that approaches a steady state as a data line voltage approaches a reference voltage. The apparatus also includes a driving transistor that drives the data line. The driving transistor has an output impedance that is controlled by the feedback loop output, the feedback loop output keeps the driving transistor output impedance within a high output impedance region when the feedback loop output reaches the steady state.
    Type: Application
    Filed: June 1, 2005
    Publication date: October 13, 2005
    Inventors: Leung Yu, Roxanne Vu, Benedict Lau, Huy Nguyen, James Gasbarro
  • Publication number: 20050160241
    Abstract: A memory device includes an interconnect with mask pins and a memory core for storing data. A memory interface circuit is connected between the interconnect and the memory core. The memory interface circuit selectively processes write mask data from the mask pins or precharge instruction signals from the mask pins.
    Type: Application
    Filed: February 15, 2005
    Publication date: July 21, 2005
    Inventors: Richard Barth, Frederick Ware, Donald Stark, Craig Hampel, Paul Davis, Abhijit Abhyankar, James Gasbarro, David Nguyen
  • Publication number: 20050113703
    Abstract: A monitor device and associated methodology are disclosed which provide a self contained, relatively small and continuously wearable package for the monitoring of heart related parameters, including ECG. The detection of heart related parameters is predicated on the location of inequipotential signals located within regions of the human body conventionally defined as equivalent for the purpose of detection of heart related electrical activity, such as on single limbs. Amplification, filtering and processing methods and apparatus are described in conjunction with analytical tools for beat detection and display.
    Type: Application
    Filed: September 13, 2004
    Publication date: May 26, 2005
    Inventors: Jonathan Farringdon, John Stivoric, Eric Teller, David Andre, Scott Boehmke, James Gasbarro, Gregory Kovacs, Raymond Pelletier, Christopher Kasabach
  • Patent number: 6868474
    Abstract: A memory device includes an interconnect with mask pins and a memory core for storing data. A memory interface circuit is connected between the interconnect and the memory core. The memory interface circuit selectively processes write mask data from the mask pins or precharge instruction signals from the mask pins.
    Type: Grant
    Filed: April 22, 2002
    Date of Patent: March 15, 2005
    Assignee: Rambus Inc.
    Inventors: Richard M. Barth, Frederick A. Ware, Donald C. Stark, Craig E. Hampel, Paul G. Davis, Abhijit M. Abhyankar, James A. Gasbarro, David Nguyen
  • Publication number: 20040196064
    Abstract: A bus system for use with addressable memory has a global bus of bidirectional signal lines. The global bus has a first end and a second end. A master device transmits data to and receives data from the global bus at the first end. A global bus terminator is coupled to the global bus at the second end. One or more slave devices, including a last slave device at a furthest distance from the master device, each includes an active terminator coupled to at least some of the bidirectional signal lines of the global bus. The active terminator of only the last slave device is enabled.
    Type: Application
    Filed: December 16, 2003
    Publication date: October 7, 2004
    Applicant: Rambus Inc.
    Inventors: Bruno W. Garlepp, Richard M. Barth, Kevin S. Donnelly, Ely K. Tsern, Craig E. Hampel, Jeffrey D. Mitchell, James A. Gasbarro, Billy W. Garrett, Fredrick A. Ware, Donald V. Perino
  • Patent number: 6687780
    Abstract: A bus system for use with addressable memory has a global bus of uni-directional signal lines. The global bus has a first end and a second end. A master device transmits data to and receives data from the global bus. First and second global bus terminators are coupled to the first and second ends of the global bus, respectively. One or more subsystems are connected in parallel to each other and to the master device via the global bus. Each subsystem includes a local bus, one or more slave devices coupled to the local bus, a write buffer that receives incoming signals from the master device via the global bus and transmits the incoming signals to the one or more slave devices via the local bus, and a read buffer that receives outgoing signals from the one or more slave devices via the local bus and transmits the outgoing signals to the master device via the global bus.
    Type: Grant
    Filed: November 2, 2000
    Date of Patent: February 3, 2004
    Assignee: Rambus Inc.
    Inventors: Bruno W. Garlepp, Richard M. Barth, Kevin S. Donnelly, Ely K. Tsern, Craig E. Hampel, Jeffrey D. Mitchell, James A. Gasbarro, Billy W. Garrett, Jr., Fredrick A. Ware, Donald V. Perino
  • Patent number: 6671836
    Abstract: A method and apparatus for testing DRAM is described. The method and apparatus causes the DRAM pins to be reconfigured to provide a direct path between the memory core and the DRAM pins. This reconfiguration allows the memory core to be “seen” without probing and also allows faster and simpler testing with a more traditional protocol. The method and apparatus for testing also provides for several options to further increase testing speed. These options include an internal block compare and a core noise option. The internal block compare performs an internal parallel bit by bit comparison of read data to the contents of a write buffer and generates an error signal if a mismatch occurs. The core noise option simulates the noise that can occur during the normal mode of operation that does not occur during testing.
    Type: Grant
    Filed: September 23, 1999
    Date of Patent: December 30, 2003
    Assignee: Rambus Inc.
    Inventors: Lawrence Lai, Victor E. Lee, James A. Gasbarro
  • Publication number: 20030141896
    Abstract: An apparatus is described having a feedback loop. The feedback loop has an output that approaches a steady state as a data line voltage approaches a reference voltage. The apparatus also includes a driving transistor that drives the data line. The driving transistor has an output impedance that is controlled by the feedback loop output, the feedback loop output keeps the driving transistor output impedance within a high output impedance region when the feedback loop output reaches the steady state.
    Type: Application
    Filed: January 21, 2003
    Publication date: July 31, 2003
    Inventors: Leung Yu, Roxanne T. Vu, Benedict C. Lau, Huy M. Nguyen, James A. Gasbarro
  • Patent number: 6509756
    Abstract: An apparatus is described having a feedback loop. The feedback loop-has an output that approaches a steady state as a data line voltage approaches a reference voltage. The apparatus also includes a driving transistor that drives the data line. The driving transistor has an output impedance that is controlled by the feedback loop output, the feedback loop output keeps the driving transistor output impedance within a high output impedance region when the feedback loop output reaches the steady state.
    Type: Grant
    Filed: March 29, 2001
    Date of Patent: January 21, 2003
    Assignee: Rambus Inc.
    Inventors: Leung Yu, Roxanne T. Vu, Benedict C. Lau, Huy M. Nguyen, James A. Gasbarro
  • Publication number: 20020178324
    Abstract: A memory device includes an interconnect with mask pins and a memory core for storing data. A memory interface circuit is connected between the interconnect and the memory core. The memory interface circuit selectively processes write mask data from the mask pins or precharge instruction signals from the mask pins.
    Type: Application
    Filed: April 22, 2002
    Publication date: November 28, 2002
    Applicant: Rambus Inc.
    Inventors: Richard M. Barth, Frederick A. Ware, Donald C. Stark, Craig E. Hampel, Paul G. Davis, Abhijit M. Abhyankar, James A. Gasbarro, David Nguyen
  • Patent number: 6401167
    Abstract: A memory device includes an interconnect with mask pins and a memory core for storing data. A memory interface circuit is connected between the interconnect and the memory core. The memory interface circuit selectively processes write mask data from the mask pins or precharge instruction signals from the mask pins.
    Type: Grant
    Filed: October 9, 1998
    Date of Patent: June 4, 2002
    Assignee: Rambus Incorporated
    Inventors: Richard M. Barth, Frederick A. Ware, Donald C. Stark, Craig E. Hampel, Paul G. Davis, Abhijit M. Abhyankar, James A. Gasbarro, David Nguyen
  • Patent number: RE39153
    Abstract: A socket (14) includes a first bus conductor (22a) having two or more contact regions (24) and a second bus conductor (22b) arranged substantially parallel to the first bus conductor and having two or more contact regions (24). The first and second bus conductors are spaced relative to one another so as to provide a predetermined electrical impedance and may be arranged to carry electrical signals as transmission lines. A dielectric spacer (36) may be disposed between the first and second bus conductors to provide the spacing. Contact regions (24) of the first and second conductors (22a, 22b) may provide compliant coupling regions for the socket (14). The contact regions (24) of the first bus conductor (22a) may be positioned within the socket (14) so as to contact a lead disposed on a first side of a circuit element (16) and the contact regions (24) of the second bus conductor (22b) may be positioned within the socket (14) so as to contact the lead disposed on the second side of the circuit element (16).
    Type: Grant
    Filed: May 31, 2001
    Date of Patent: July 4, 2006
    Assignee: Rambus Inc.
    Inventors: Donald V. Perino, James A. Gasbarro, Nancy David Dillon, John B. Dillon