Patents by Inventor James P. Baukus

James P. Baukus has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6613661
    Abstract: An integrated circuit is protected from reverse engineering by connecting doped circuit elements of like conductivity with a doped implant in the substrate, rather than with a metallized interconnect. The doped circuit elements and their corresponding implant interconnections can be formed in a common fabrication step with common implant masks, such that they have an integral structure with similar dopant concentrations. The metallization above the substrate surface can be designed to provide further masking of the interconnects, and microbridges can be added to span strips of transistor gate material in the interconnect path.
    Type: Grant
    Filed: June 29, 2000
    Date of Patent: September 2, 2003
    Assignee: Hughes Electronics Corporation
    Inventors: James P. Baukus, William M. Clark, Jr., Lap-Wai Chow, Allan R. Kramer
  • Publication number: 20020190355
    Abstract: A permanently-ON MOS transistor comprises silicon source and drain regions of a first conductivity type in a silicon well region of a second conductivity type. A silicon contact region of the first conductivity types is buried in the well region, said contact region contacting said source region and said drain region. A first gate insulating layer is selectively placed over the silicon source and drain regions. A second gate insulating layer is selectively placed over the first gate insulating layer and over the silicon contact region. A polysilicon gate region is placed over the second gate insulating layer.
    Type: Application
    Filed: June 15, 2001
    Publication date: December 19, 2002
    Applicant: HRL Laboratories, LLC
    Inventors: James P. Baukus, Lap-Wai Chow, William M. Clark
  • Publication number: 20020192878
    Abstract: An integrated circuit structure for MOS-type devices comprising a silicon substrate of a first conductivity type; a first gate insulating regions selectively placed over the silicon substrate of the first conductivity type; a first polycrystalline silicon layer selectively placed over the silicon substrate of the first conductivity type; a second gate insulating regions selectively placed over the first gate insulating regions and the first polycrystalline silicon layer; a second polycrystalline silicon layer selectively placed over the second gate insulating regions; first buried silicon regions of a second conductivity type, buried within the silicon substrate of the first conductivity type, placed under the first polycrystalline silicon layer and in contact therewith; and second buried silicon regions of the second conductivity type, buried within the silicon substrate of the first conductivity type, placed under the second gate insulating regions, under the second polycrystalline silicon layer and insulat
    Type: Application
    Filed: June 15, 2001
    Publication date: December 19, 2002
    Applicant: HRL Laboratories, LLC
    Inventors: James P. Baukus, Lap-Wai Chow, William M. Clark
  • Publication number: 20020173131
    Abstract: A camouflaged interconnection for interconnecting two spaced-apart regions of a common conductivity type in an integrated circuit or device and a method of forming same. The camouflaged interconnection comprises a first region forming a conducting channel between the two spaced-apart regions, the conducting channel being of the same common conductivity type and bridging a region between the two spaced-apart regions, and a second region of opposite conductivity to type, the second region being disposed between the two spaced-apart regions of common conductivity type and over lying the conducting channel to camouflage the conducting channel from reverse engineering.
    Type: Application
    Filed: April 24, 2002
    Publication date: November 21, 2002
    Inventors: William M. Clark, James P. Baukus, Lap-Wai Chow
  • Patent number: 6459629
    Abstract: A method and circuit for blocking unauthorized access to at least one memory cell in a semiconductor memory. The method includes providing a switch and/or a link which assumes an open state when access to the at least one memory cell is to be blocked; and coupling a data line associated with the at least one memory cell to a constant voltage source in response to the switch or link assuming an open state.
    Type: Grant
    Filed: May 3, 2001
    Date of Patent: October 1, 2002
    Assignee: HRL Laboratories, LLC
    Inventors: William M. Clark, Jr., James P. Baukus, Lap-Wai Chow
  • Publication number: 20020096776
    Abstract: Semiconducting devices, including integrated circuits, protected from reverse engineering comprising metal traces leading to field oxide. Metallization usually leads to the gate, source or drain areas of the circuit, but not to the insulating field oxide, thus misleading a reverse engineer. A method for fabricating such devices.
    Type: Application
    Filed: January 24, 2001
    Publication date: July 25, 2002
    Applicant: HRL Laboratories, LLC
    Inventors: Lap-Wai Chow, James P. Baukus, William M. Clark
  • Publication number: 20020096744
    Abstract: Semiconducting devices, including integrated circuits, protected from reverse engineering comprising passivation openings made in a passivation layer. When a reverse engineer etches away the passivation layer, underlying metal layers and/or other elements of the device are destroyed making the reverse engineering impossible. Top metal layer may remain intact. A method for fabricating such devices.
    Type: Application
    Filed: January 24, 2001
    Publication date: July 25, 2002
    Applicant: HRL Laboratories, LLC
    Inventors: Lap-Wai Chow, James P. Baukus, William M. Clark
  • Publication number: 20020096777
    Abstract: A device adapted to protect integrated circuits from reverse engineering comprising a part looking like a via connecting two metal layers, but in fact attached only to one metal layer and spaced from the other. Having such “trick” via would force a reverse engineer to think there is a connection where there is none. A method for fabricating such device.
    Type: Application
    Filed: January 24, 2001
    Publication date: July 25, 2002
    Applicant: HRL Laboratories, LLC
    Inventors: Lap-Wai Chow, James P. Baukus, William M. Clark
  • Patent number: 6294816
    Abstract: An integrated circuit is protected from reverse engineering by connecting doped circuit elements of like conductivity with a doped implant in the substrate, rather than with a metallized interconnect. The doped circuit elements and their corresponding implant interconnections can be formed in a common fabrication step with common implant masks, such that they have an integral structure with similar dopant concentrations. The metallization above the substrate surface can be designed to provide further masking of the interconnects, and microbridges can be added to span strips of transistor gate material in the interconnect path.
    Type: Grant
    Filed: May 29, 1998
    Date of Patent: September 25, 2001
    Assignee: Hughes Electronics Corporation
    Inventors: James P. Baukus, William M. Clark, Jr., Lap-Wai Chow, Allan R. Kramer
  • Patent number: 6117762
    Abstract: A method and apparatus for protecting semiconductor integrated circuits from reverse engineering. Semiconductor active areas are formed on a substrate. A silicide layer is formed both over at least one active area of the semiconductor active areas and over a selected substrate area for interconnecting the at least one active area with another area through the silicide area formed on the selected substrate area. In a preferred embodiment a silicide layer formed on a first active area is interconnectingly merged laterally with a silicide layer formed on a second active area through the silicide layer formed on the selected substrate area.
    Type: Grant
    Filed: April 23, 1999
    Date of Patent: September 12, 2000
    Assignees: HRL Laboratories, LLC, Hughes Electronics Corporation
    Inventors: James P. Baukus, Lap-Wai Chow, William M. Clark, Jr.
  • Patent number: 6064110
    Abstract: An integrated digital circuit is protected from reverse engineering by fabricating all transistors of like conductivity with a common size and geometric layout, providing a common layout for different logic cells, connecting doped circuit elements of like conductivity with electrically conductive doped implants in the substrate rather than metalized interconnections, and providing non-functional apparent interconnections that are interrupted by non-discernable channel stops so that all cells falsely appear to have a common interconnection scheme. The camouflage is enhanced by providing a uniform pattern of metal leads over the transistor array, with a uniform pattern of heavily doped implant taps from the transistors for connection to the leads; undesired tap-lead connections are blocked by channel stops.
    Type: Grant
    Filed: February 3, 1999
    Date of Patent: May 16, 2000
    Assignee: Hughes Electronics Corporation
    Inventors: James P. Baukus, Lap Wai Chow, William M. Clark, Jr.
  • Patent number: 5973375
    Abstract: Connections between implanted regions in a semiconductor substrate, such as the sources or drains of adjacent transistors, are made by buried conductive implants rather than upper level metalizations. The presence or absence of a connection between two implanted regions is camouflaged by implanting a conductive buried layer of the same doping conductivity as the implanted regions when a connection is desired, and a field implant of opposite conductivity to the implanted regions when no connection is desired, and forming steps into the substrate at the boundaries of the buried layer or field implant that mask the steps formed between different conductivity regions during a selective etch by a reverse engineer. The masking steps are preferably formed by field oxide layers that terminate at the boundaries of the buried layers and field implants.
    Type: Grant
    Filed: June 6, 1997
    Date of Patent: October 26, 1999
    Assignee: Hughes Electronics Corporation
    Inventors: James P. Baukus, Lap-Wai Chow, William M. Clark, Jr.
  • Patent number: 5930663
    Abstract: An integrated digital circuit is protected from reverse engineering by fabricating all transistors of like conductivity with a common size and geometric layout, providing a common layout for different logic cells, connecting doped circuit elements of like conductivity with electrically conductive doped implants in the substrate rather than metalized interconnections, and providing non-functional apparent interconnections that are interrupted by non-discernable channel stops so that all cells falsely appear to have a common interconnection scheme. The camouflage is enhanced by providing a uniform pattern of metal leads over the transistor array, with a uniform pattern of heavily doped implant taps from the transistors for connection to the leads; undesired tap-lead connections are blocked by channel stops.
    Type: Grant
    Filed: May 11, 1998
    Date of Patent: July 27, 1999
    Assignee: Hughes Electronics Corporation
    Inventors: James P. Baukus, Lap Wai Chow, William M. Clark, Jr.
  • Patent number: 5866933
    Abstract: An integrated circuit is protected from reverse engineering by connecting doped circuit elements of like conductivity with a doped implant in the substrate, rather than with a metallized interconnect. The doped circuit elements and their corresponding implant interconnections can be formed in a common fabrication step with common implant masks, such that they have an integral structure with similar dopant concentrations. The metallization above the substrate surface can be designed to provide further masking of the interconnects, and microbridges can be added to span strips of transistor gate material in the interconnect path.
    Type: Grant
    Filed: February 3, 1994
    Date of Patent: February 2, 1999
    Assignee: Hughes Electronics Corporation
    Inventors: James P. Baukus, William M. Clark, Jr., Lap-Wai Chow, Allan R. Kramer
  • Patent number: 5783846
    Abstract: An integrated digital circuit is protected from reverse engineering by fabricating all transistors of like conductivity with a common size and geometric layout, providing a common layout for different logic cells, connecting doped circuit elements of like conductivity with electrically conductive doped implants in the substrate rather than metalized interconnections, and providing non-functional apparent interconnections that are interrupted by non-discernable channel stops so that all cells falsely appear to have a common interconnection scheme. The camouflage is enhanced by providing a uniform pattern of metal leads over the transistor array, with a uniform pattern of heavily doped implant taps from the transistors for connection to the leads; undesired tap-lead connections are blocked by channel stops.
    Type: Grant
    Filed: September 22, 1995
    Date of Patent: July 21, 1998
    Assignee: Hughes Electronics Corporation
    Inventors: James P. Baukus, Lap Wai Chow, William M. Clark, Jr.
  • Patent number: 5357572
    Abstract: A set/scan test capability is provided for a circuit that includes sensitive subcircuits, but that can be latched out to prevent reverse engineering the sensitive elements. A mechanism to inhibit set/scan test access to at least some of the sensitive subcircuits is selectively actuated by a control circuit to override a normal set/scan test and inhibit set/scan access to the sensitive subcircuits. Various implementations are possible, such as fusible-link PROMs for irreversibly inhibiting set/scan access to the sensitive subcircuits after an initial non-inhibited test period, the use of encryption codes to enable repeated set/scan access to the sensitive subcircuits, and an erasable/reprogrammable mechanism for inhibiting set/scan access to programmed sets of subcircuits.
    Type: Grant
    Filed: September 22, 1992
    Date of Patent: October 18, 1994
    Assignee: Hughes Aircraft Company
    Inventors: Mark E. Bianco, Douglas A. Dwyer, David J. Knobbe, James P. Baukus, Allan R. Kramer, Faik S. Ozdemir
  • Patent number: 5188671
    Abstract: A microchannel plate array assembly (10), comprising an array of microchannels in a microchannel plate (24), is provided in place of a conventional effusion cell to attain high and uniform fluxes localized in the substrate area for the growth of films thereon by gas source molecular beam epitaxy. Using this approach, an effective pressure at the substrate can be sustained which is as much as 100 times greater than the background pressure in the growth chamber.
    Type: Grant
    Filed: August 8, 1990
    Date of Patent: February 23, 1993
    Assignee: Hughes Aircraft Company
    Inventors: Jennifer J. Zinck, James P. Baukus