Patents by Inventor Javier A. Salcedo

Javier A. Salcedo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11784488
    Abstract: Electrical overstress protection for high speed interfaces are disclosed. In certain embodiments, a semiconductor die with bidirectional protection against electrical overstress is provided. The semiconductor die includes a first pad, a second pad, a forward protection silicon controlled rectifier (SCR) electrically connected between the first pad and the second pad and configured to activate in response to electrical overstress that increases a voltage of the first pad relative to a voltage of the second pad, and a reverse protection SCR electrically connected in parallel with the forward protection SCR between the first pad and the second pad and configured to activate in response to electrical overstress that decreases the voltage of the first pad relative to the voltage of the second pad.
    Type: Grant
    Filed: June 30, 2022
    Date of Patent: October 10, 2023
    Assignee: Analog Devices International Unlimited Company
    Inventors: Javier A. Salcedo, Srivatsan Parthasarathy, Enrique C. Bosch
  • Patent number: 11764204
    Abstract: Herein disclosed are systems and circuitry for protecting against overdrive and electrostatic discharge. For example, protection circuitry may include field effect transistors to discharge overdrive outside of an operational voltage range of a circuit in some embodiments to prevent damage to the circuit. Further, the protection circuitry may utilize diode features inherent in the field effect transistors to protect against electrostatic discharge in some embodiments. The circuitry may be implemented in radio frequency sampling analog-to-digital converters and can provide for single-ended signal input and/or output for the analog-to-digital converters.
    Type: Grant
    Filed: June 18, 2020
    Date of Patent: September 19, 2023
    Assignee: Analog Devices, Inc.
    Inventors: Ralph D. Moore, Franklin M. Murden, Peter Delos, Srivatsan Parthasarathy, Javier Salcedo, John Guido
  • Patent number: 11595036
    Abstract: Fin field-effect transistor (FinFET) thyristors for protecting high-speed communication interfaces are provided. In certain embodiments herein, high voltage tolerant FinFET thyristors are provided for handling high stress current and high RF power handling capability while providing low capacitance to allow wide bandwidth operation. Thus, the FinFET thyristors can be used to provide electrical overstress protection for ICs fabricated using FinFET technologies, while addressing tight radio frequency design window and robustness. In certain implementations, the FinFET thyristors include a first thyristor, a FinFET triggering circuitry and a second thyristor that serves to provide bidirectional blocking voltage and overstress protection. The FinFET triggering circuitry also enhances turn-on speed of the thyristor and/or reduces total on-state resistance.
    Type: Grant
    Filed: April 30, 2020
    Date of Patent: February 28, 2023
    Assignee: Analog Devices, Inc.
    Inventors: Javier A. Salcedo, Jonathan G. Pfeifer
  • Publication number: 20220416731
    Abstract: Monolithic microwave integrated circuits (MMICs) tolerant to electrical overstress are provided. In certain embodiments, a MMIC includes a signal pad that receives a radio frequency (RF) signal, and an RF circuit coupled to the RF signal pad. The RF circuit includes a transistor layout, an input field-effect transistor (FET) implemented using a first portion of a plurality of gate fingers of the transistor layout, and an embedded protection device electrically connected between a gate and a source of the input FET and implemented using a second portion of the plurality of gate fingers. The MMIC is tolerant to electrical overstress events, such as field-induced charged-device model (FICDM) events.
    Type: Application
    Filed: September 7, 2022
    Publication date: December 29, 2022
    Inventors: Srivatsan Parthasarathy, Javier A. Salcedo, Miguel Chanca
  • Publication number: 20220337055
    Abstract: Electrical overstress protection for high speed interfaces are disclosed. In certain embodiments, a semiconductor die with bidirectional protection against electrical overstress is provided. The semiconductor die includes a first pad, a second pad, a forward protection silicon controlled rectifier (SCR) electrically connected between the first pad and the second pad and configured to activate in response to electrical overstress that increases a voltage of the first pad relative to a voltage of the second pad, and a reverse protection SCR electrically connected in parallel with the forward protection SCR between the first pad and the second pad and configured to activate in response to electrical overstress that decreases the voltage of the first pad relative to the voltage of the second pad.
    Type: Application
    Filed: June 30, 2022
    Publication date: October 20, 2022
    Inventors: Javier A. Salcedo, Srivatsan Parthasarathy, Enrique C. Bosch
  • Patent number: 11469717
    Abstract: Microwave amplifiers tolerant to electrical overstress are provided. In certain embodiments, a monolithic microwave integrated circuit (MMIC) includes a signal pad that receives a radio frequency (RF) signal, a ground pad, a balun including a primary section that receives the RF signal and a secondary section that outputs a differential RF signal, an amplifier that amplifies the differential RF signal, and a plurality of decoupling elements, some of them electrically connected between the primary section and the ground pad, others electrically connected in the secondary section to a plurality of the amplifier's nodes, and operable to protect the amplifier from electrical overstress. Such electrical overstress events can include electrostatic discharge (ESD) events, such as field-induced charged-device model (FICDM) events, as well as other types of overstress conditions.
    Type: Grant
    Filed: April 3, 2020
    Date of Patent: October 11, 2022
    Assignee: Analog Devices International Unlimited Company
    Inventors: Srivatsan Parthasarathy, Javier A. Salcedo, Miguel Chanca
  • Patent number: 11462535
    Abstract: Electrical overstress protection for high speed applications is provided. In certain embodiments, a method of distributed and customizable electrical overstress protection for a semiconductor die is provided. The method includes configuring a heterogeneous overstress protection array that includes a customizable forward protection circuit electrically connected between a power high pad, a power low pad, and a signal pad and distributed across the semiconductor die, including selecting a number of segmented overstress protection devices from a plurality of available overstress protection devices of the customizable protection circuit.
    Type: Grant
    Filed: May 3, 2021
    Date of Patent: October 4, 2022
    Assignee: ANALOG DEVICES, INC.
    Inventors: Javier A. Salcedo, Andrew Lewine
  • Patent number: 11387648
    Abstract: High voltage tolerant electrical overstress protection with low leakage current and low capacitance is provided. In one embodiment, a semiconductor die includes a signal pad, an internal circuit electrically connected to the signal pad, a power clamp electrically connected to an isolated node, and one or more isolation blocking voltage devices electrically connected between the signal pad and the isolated node. The one or more isolation blocking voltage devices are operable to isolate the signal pad from a capacitance of the power clamp. In another embodiment, a semiconductor die includes a signal pad, a ground pad, a high voltage/high speed internal circuit electrically connected to the signal pad, and a first thyristor and a second thyristor between the signal pad and the ground pad.
    Type: Grant
    Filed: March 4, 2019
    Date of Patent: July 12, 2022
    Assignee: Analog Devices International Unlimited Company
    Inventors: Javier A. Salcedo, Srivatsan Parthasarathy, Enrique C. Bosch
  • Patent number: 11362203
    Abstract: Electrical overstress protection for electronic systems subject to electromagnetic compatibility fault conditions are provided herein. In certain implementations, a stacked thyristor protection structure with a high holding voltage includes a protection device having a trigger voltage and a holding voltage. A trigger voltage of the stacked thyristor protection structure is substantially equal to the trigger voltage of the protection device. The stacked thyristor protection structure further includes at least one resistive thyristor electrically connected to the protection device and operable to increase a holding voltage of the stacked thyristor protection structure relative to the holding voltage of the protection device. The at least one resistive thyristor comprising a PNP bipolar transistor and a NPN bipolar transistor that are cross-coupled, and a conductor connecting a collector of the PNP bipolar transistor to a collector of the NPN bipolar transistor.
    Type: Grant
    Filed: December 18, 2019
    Date of Patent: June 14, 2022
    Assignee: Analog Devices, Inc.
    Inventors: Javier A. Salcedo, Linfeng He
  • Patent number: 11342323
    Abstract: A semiconductor die with high-voltage tolerant electrical overstress circuit architecture is disclosed. One embodiment of the semiconductor die includes a signal pad, a ground pad, a core circuit electrically connected to the signal pad, and a stacked thyristor protection device. The stacked thyristor includes a first thyristor and a resistive thyristor electrically connected in a stack between the signal pad and the ground pad, which enhances the holding voltage of the circuit relatively to an implementation with only the thyristor. Further, the resistive thyristor includes a PNP bipolar transistor and a NPN bipolar transistor that are cross-coupled, and an electrical connection between a collector of the PNP bipolar transistor and a collector of the NPN bipolar transistor. This allows the resistive thyristor to exhibit both thyristor characteristics and resistive characteristics based on a level of current flow.
    Type: Grant
    Filed: December 2, 2019
    Date of Patent: May 24, 2022
    Assignee: Analog Devices, Inc.
    Inventors: Javier A. Salcedo, Linfeng He
  • Publication number: 20210398968
    Abstract: Herein disclosed are systems and circuitry for protecting against overdrive and electrostatic discharge. For example, protection circuitry may include field effect transistors to discharge overdrive outside of an operational voltage range of a circuit in some embodiments to prevent damage to the circuit. Further, the protection circuitry may utilize diode features inherent in the field effect transistors to protect against electrostatic discharge in some embodiments. The circuitry may be implemented in radio frequency sampling analog-to-digital converters and can provide for single-ended signal input and/or output for the analog-to-digital converters.
    Type: Application
    Filed: June 18, 2020
    Publication date: December 23, 2021
    Applicant: Analog Devices, Inc.
    Inventors: Ralph D. MOORE, Franklin M. MURDEN, Peter DELOS, Srivatsan PARTHASARATHY, Javier SALCEDO, John GUIDO
  • Publication number: 20210344336
    Abstract: Fin field-effect transistor (FinFET) thyristors for protecting high-speed communication interfaces are provided. In certain embodiments herein, high voltage tolerant FinFET thyristors are provided for handling high stress current and high RF power handling capability while providing low capacitance to allow wide bandwidth operation. Thus, the FinFET thyristors can be used to provide electrical overstress protection for ICs fabricated using FinFET technologies, while addressing tight radio frequency design window and robustness. In certain implementations, the FinFET thyristors include a first thyristor, a FinFET triggering circuitry and a second thyristor that serves to provide bidirectional blocking voltage and overstress protection. The FinFET triggering circuitry also enhances turn-on speed of the thyristor and/or reduces total on-state resistance.
    Type: Application
    Filed: April 30, 2020
    Publication date: November 4, 2021
    Inventors: Javier A. Salcedo, Jonathan G. Pfeifer
  • Publication number: 20210257364
    Abstract: Electrical overstress protection for high speed applications is provided. In certain embodiments, a method of distributed and customizable electrical overstress protection for a semiconductor die is provided. The method includes configuring a heterogeneous overstress protection array that includes a customizable forward protection circuit electrically connected between a power high pad, a power low pad, and a signal pad and distributed across the semiconductor die, including selecting a number of segmented overstress protection devices from a plurality of available overstress protection devices of the customizable protection circuit.
    Type: Application
    Filed: May 3, 2021
    Publication date: August 19, 2021
    Inventors: Javier A. Salcedo, Andrew Lewine
  • Patent number: 11004849
    Abstract: Electrical overstress protection for high speed applications, such as integrated multiple subsystem communications, is provided. In certain embodiments, a semiconductor die with distributed and configurable electrical overstress protection is provided. The semiconductor die includes signal pads, a core circuit electrically connected to the signal pads, and a configurable overstress protection array operable to protect the core circuit from electrical overstress at the signal pads. The configurable overstress protection array includes a plurality of segmented overstress protection devices of two or more different device types, and both a number of selected overstress protection devices and a device type of the selected overstress protection devices is programmable. The subsystems configurations are enabled in FinFET technology.
    Type: Grant
    Filed: March 6, 2019
    Date of Patent: May 11, 2021
    Assignee: Analog Devices, Inc.
    Inventors: Javier A. Salcedo, Andrew Lewine
  • Publication number: 20210098614
    Abstract: Electrical overstress protection for electronic systems subject to electromagnetic compatibility fault conditions are provided herein. In certain implementations, a stacked thyristor protection structure with a high holding voltage includes a protection device having a trigger voltage and a holding voltage. A trigger voltage of the stacked thyristor protection structure is substantially equal to the trigger voltage of the protection device. The stacked thyristor protection structure further includes at least one resistive thyristor electrically connected to the protection device and operable to increase a holding voltage of the stacked thyristor protection structure relative to the holding voltage of the protection device. The at least one resistive thyristor comprising a PNP bipolar transistor and a NPN bipolar transistor that are cross-coupled, and a conductor connecting a collector of the PNP bipolar transistor to a collector of the NPN bipolar transistor.
    Type: Application
    Filed: December 18, 2019
    Publication date: April 1, 2021
    Inventors: Javier A. Salcedo, Linfeng He
  • Publication number: 20200381417
    Abstract: A semiconductor die with high-voltage tolerant electrical overstress circuit architecture is disclosed. One embodiment of the semiconductor die includes a signal pad, a ground pad, a core circuit electrically connected to the signal pad, and a stacked thyristor protection device. The stacked thyristor includes a first thyristor and a resistive thyristor electrically connected in a stack between the signal pad and the ground pad, which enhances the holding voltage of the circuit relatively to an implementation with only the thyristor. Further, the resistive thyristor includes a PNP bipolar transistor and a NPN bipolar transistor that are cross-coupled, and an electrical connection between a collector of the PNP bipolar transistor and a collector of the NPN bipolar transistor. This allows the resistive thyristor to exhibit both thyristor characteristics and resistive characteristics based on a level of current flow.
    Type: Application
    Filed: December 2, 2019
    Publication date: December 3, 2020
    Inventors: Javier A. Salcedo, Linfeng He
  • Patent number: 10833668
    Abstract: A plurality of lower voltage metal oxide semiconductor sensors are integrated and distributed in various parts of a power MOSFET to provide over temperature protection. The sensors are sensitive to temperatures of the various parts of the power MOSFET and configured to regulate the power MOSFET when a trip temperature is reached by reducing the operation of the MOSFET. A bias network is configured to set the trip temperature. In some configurations, a threshold voltage is used to monitor and control the maximum temperature.
    Type: Grant
    Filed: March 7, 2019
    Date of Patent: November 10, 2020
    Assignee: Analog Devices International Unlimited Company
    Inventors: Chiong Yew Lai, Javier A. Salcedo
  • Publication number: 20200350875
    Abstract: Microwave amplifiers tolerant to electrical overstress are provided. In certain embodiments, a monolithic microwave integrated circuit (MMIC) includes a signal pad that receives a radio frequency (RF) signal, a ground pad, a balun including a primary section that receives the RF signal and a secondary section that outputs a differential RF signal, an amplifier that amplifies the differential RF signal, and a plurality of decoupling elements, some of them electrically connected between the primary section and the ground pad, others electrically connected in the secondary section to a plurality of the amplifier's nodes, and operable to protect the amplifier from electrical overstress. Such electrical overstress events can include electrostatic discharge (ESD) events, such as field-induced charged-device model (FICDM) events, as well as other types of overstress conditions.
    Type: Application
    Filed: April 3, 2020
    Publication date: November 5, 2020
    Inventors: Srivatsan Parthasarathy, Javier A. Salcedo, Miguel Chanca
  • Publication number: 20200287530
    Abstract: A plurality of lower voltage metal oxide semiconductor sensors are integrated and distributed in various parts of a power MOSFET to provide over temperature protection. The sensors are sensitive to temperatures of the various parts of the power MOSFET and configured to regulate the power MOSFET when a trip temperature is reached by reducing the operation of the MOSFET. A bias network is configured to set the trip temperature. In some configurations, a threshold voltage is used to monitor and control the maximum temperature.
    Type: Application
    Filed: March 7, 2019
    Publication date: September 10, 2020
    Inventors: Chiong Yew Lai, Javier A. Salcedo
  • Publication number: 20200286889
    Abstract: Electrical overstress protection for high speed applications, such as integrated multiple subsystem communications, is provided. In certain embodiments, a semiconductor die with distributed and configurable electrical overstress protection is provided. The semiconductor die includes signal pads, a core circuit electrically connected to the signal pads, and a configurable overstress protection array operable to protect the core circuit from electrical overstress at the signal pads. The configurable overstress protection array includes a plurality of segmented overstress protection devices of two or more different device types, and both a number of selected overstress protection devices and a device type of the selected overstress protection devices is programmable. The subsystems configurations are enabled in FinFET technology.
    Type: Application
    Filed: March 6, 2019
    Publication date: September 10, 2020
    Inventors: Javier A. Salcedo, Andrew Lewine