Patents by Inventor Jeffrey Allan Shields

Jeffrey Allan Shields has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11056646
    Abstract: An integrated circuit device can include a plurality of access transistors formed in a substrate having control terminals connected to word lines that extend in a first direction; a plurality of two-terminal programmable impedance elements formed over the substrate; at least one conductive plate structure formed on and having a common conductive connection to, the programmable impedance elements, and extending in at least the first direction; a plurality of storage contacts that extend from a first current terminal of each access transistor to one of the programmable impedance elements; a plurality of bit lines formed over the at least one conductive plate structure, the bit lines extending in a second direction different from the first direction; and a plurality of bit line contacts that extend from a second current terminal of each access transistor through openings in the at least one plate structure to one of the bit lines.
    Type: Grant
    Filed: July 20, 2016
    Date of Patent: July 6, 2021
    Assignee: Adesto Technologies Corporation
    Inventors: Mark T. Ramsbey, Venkatesh P. Gopinath, Jeffrey Allan Shields, Kuei Chang Tsai, Chakravarthy Gopalan, Michael A. Van Buskirk
  • Patent number: 10497868
    Abstract: A memory element can include a first electrode; at least one switching layer formed over the first electrode; a second electrode layer; and at least one conductive cap layer formed over the second electrode layer having substantially no grain boundaries extending through to the second electrode layer; wherein the at least one switching layer is programmable between different impedance states by application of electric fields via that first and second electrode. Methods of forming such memory elements are also disclosed.
    Type: Grant
    Filed: April 6, 2017
    Date of Patent: December 3, 2019
    Assignee: Adesto Technologies Corporation
    Inventors: John Ross Jameson, III, Jeffrey Allan Shields, Kuei-Chang Tsai
  • Publication number: 20180205012
    Abstract: An integrated circuit device can include a plurality of access transistors formed in a substrate having control terminals connected to word lines that extend in a first direction; a plurality of two-terminal programmable impedance elements formed over the substrate; at least one conductive plate structure formed on and having a common conductive connection to, the programmable impedance elements, and extending in at least the first direction; a plurality of storage contacts that extend from a first current terminal of each access transistor to one of the programmable impedance elements; a plurality of bit lines formed over the at least one conductive plate structure, the bit lines extending in a second direction different from the first direction; and a plurality of bit line contacts that extend from a second current terminal of each access transistor through openings in the at least one plate structure to one of the bit lines.
    Type: Application
    Filed: July 20, 2016
    Publication date: July 19, 2018
    Inventors: Mark T. Ramsbey, Venkatesh P. Gopinath, Jeffrey Allan Shields, Kuei Chang Tsai, Chakravarthy Gopalan, Michael A. Van Buskirk
  • Publication number: 20170279045
    Abstract: A memory element can include a first electrode; at least one switching layer formed over the first electrode; a second electrode layer; and at least one conductive cap layer formed over the second electrode layer having substantially no grain boundaries extending through to the second electrode layer; wherein the at least one switching layer is programmable between different impedance states by application of electric fields via that first and second electrode. Methods of forming such memory elements are also disclosed.
    Type: Application
    Filed: April 6, 2017
    Publication date: September 28, 2017
    Inventors: John Ross Jameson, III, Jeffrey Allan Shields, Kuei-Chang Tsai
  • Patent number: 9595671
    Abstract: A method can include forming a bottom structure with a top surface and a side surface that form at least one edge; forming an opening with sloped sides through at least one insulating layer to expose at least a portion of the top surface of the bottom structure; forming a programmable layer over the at least one edge, in contact with the sloped sides of the opening and the top surface of the bottom structure; and forming a top layer over the programmable layer and opening; wherein the programmable layer is programmable between at least two different impedance states.
    Type: Grant
    Filed: July 19, 2016
    Date of Patent: March 14, 2017
    Assignee: Adesto Technologies Corporation
    Inventors: Kuei Chang Tsai, Jeffrey Allan Shields, Pascal Verrier
  • Patent number: 9412945
    Abstract: A storage element can include a bottom structure having at least one edge formed by a top surface and a side surface; a programmable layer, programmable between at least two different impedance states, and formed over the at least one edge and in contact with a portion of the bottom structure; an insulating layer that extends above the top surface of the bottom structure having an opening to the bottom structure formed therein, the opening having sloped sides; and at least one top layer formed within the opening and in contact with the programmable layer. Methods of making such a storage element are also disclosed.
    Type: Grant
    Filed: March 14, 2013
    Date of Patent: August 9, 2016
    Assignee: Adesto Technologies Corporation
    Inventors: Kuei Chang Tsai, Jeffrey Allan Shields, Pascal Verrier
  • Patent number: 9391270
    Abstract: A memory device can include a plurality of memory cells formed over a substrate, each memory cell including a tunnel access device that enables current flow in at least one direction predominantly due to tunneling, and a storage element programmable between different impedance states by a reduction-oxidation reaction within at least one memory layer formed between two electrodes; wherein the tunneling access device and programmable impedance element are vertically stacked over one another.
    Type: Grant
    Filed: October 31, 2014
    Date of Patent: July 12, 2016
    Assignee: Adesto Technologies Corporation
    Inventors: Venkatesh P. Gopinath, Jeffrey Allan Shields, Yi Ma, Chakravarthy Gopalan, Ming Kwon, John Dinh
  • Publication number: 20160043310
    Abstract: A memory element can include a first electrode comprising at least a first element; a second electrode formed of a conductive material; and a memory layer comprising a memory material programmable between different resistance states. The first element can be ion conductible within the memory material. A second electrode can include an interface layer in contact with the memory layer. The interface layer being formed by inclusion of at least one modifier element not present in a remainder of the second electrode and not ion conductible within the memory material.
    Type: Application
    Filed: July 4, 2015
    Publication date: February 11, 2016
    Inventors: Chakravarthy Gopalan, Wei Ti Lee, Yi Ma, Jeffrey Allan Shields
  • Patent number: 9099633
    Abstract: A memory element can include a first electrode; a second electrode; and a memory material programmable between different resistance states, the memory material disposed between the first electrode and the second electrode and comprising a solid electrolyte with at least one modifier element formed therein; wherein the first electrode is an anode electrode that includes an anode element that is ion conductible in the solid electrolyte, the anode element being different than the modifier element.
    Type: Grant
    Filed: March 25, 2013
    Date of Patent: August 4, 2015
    Assignee: Adesto Technologies Corporation
    Inventors: Chakravarthy Gopalan, Wei Ti Lee, Yi Ma, Jeffrey Allan Shields
  • Patent number: 8895953
    Abstract: A programmable memory element can include an insulating layer formed over a bottom structure; an opening formed in the insulating layer; a sidewall structure formed next to side surfaces of the opening; a tapered structure formed within the opening adjacent to the sidewall structure; and a solid electrolyte forming at least a portion of a structure selected from: the bottom structure, the sidewall structure, and the tapered structure.
    Type: Grant
    Filed: July 10, 2012
    Date of Patent: November 25, 2014
    Assignee: Adesto Technologies Corporation
    Inventors: Jeffrey Allan Shields, John Ross Jameson, Wei Ti Lee
  • Publication number: 20140293676
    Abstract: A memory element programmable between different impedance states can include a first electrode; a switching layer formed in contact with the first electrode and including at least one metal oxide; and a buffer layer in contact with the switching layer. A buffer layer can include a first metal, tellurium, a third element, and a second metal distributed within the buffer layer. A second electrode can be in contact with the buffer layer.
    Type: Application
    Filed: March 3, 2014
    Publication date: October 2, 2014
    Inventors: Wei Ti Lee, Janet Wang, Chakravarthy Gopalan, Jeffrey Allan Shields, Yi Ma, Kuei Chang Tsai, John Sanchez, John Ross Jameson, Michael Van Buskirk, Venkatesh P. Gopinath
  • Publication number: 20130285004
    Abstract: A memory element can include a first electrode; a second electrode; and a memory material programmable between different resistance states, the memory material disposed between the first electrode and the second electrode and comprising a solid electrolyte with at least one modifier element formed therein; wherein the first electrode is an anode electrode that includes an anode element that is ion conductible in the solid electrolyte, the anode element being different than the modifier element.
    Type: Application
    Filed: March 25, 2013
    Publication date: October 31, 2013
    Inventors: Chakravarthy Gopalan, Wei Ti Lee, Yi Ma, Jeffrey Allan Shields
  • Patent number: 6174819
    Abstract: A defective photoresist mask is removed from a metal layer prior to etching by low-temperature processing to minimize or substantially eliminate any resulting residue on the metal layer, thereby enabling the formation of an interconnection pattern with minimal defects. Embodiments include removing the defective mask by applying a solvent at a temperature of about 80° C. or less, forming a new photoresist mask, and etching the underlying metal layer. The substantial elimination of residue on the metal layer prior to etching avoids bridging between resulting interconnection lines and, hence, short circuiting and device failure.
    Type: Grant
    Filed: July 21, 1998
    Date of Patent: January 16, 2001
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Jeffrey Allan Shields, Lewis Shen, Anne E. Sanderfer