Patents by Inventor Jens-Uwe Sachse

Jens-Uwe Sachse has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20050003613
    Abstract: Electrically conductive material is introduced into interspaces between the word lines (2) and is partially removed using a mask (6) in such a way that residual portions (7) of the conductive material in each case fill a section of the relevant interspace and produce an electrical contact with source/drain regions (15). With further portions of the conductive material, it is possible to form alignment marks for the fabrication process.
    Type: Application
    Filed: May 27, 2004
    Publication date: January 6, 2005
    Inventors: Mathias Krause, Christoph Ludwig, Jens-Uwe Sachse, Joachim Deppe, Ralf Richter, Christoph Kleint, Ricardo Mikalo
  • Publication number: 20040164345
    Abstract: Outside a memory cell field, bit-line contacts are provided on the top bit lines and additional bit-line contacts are provided on the lower bit lines and are each connected in an electrically conductive way to a metallization layer provided for wiring. The bit-line contacts for the upper bit lines and the additional bit-line contacts for the lower bit lines are formed on opposite sides of the memory cell field and portions of the isolation trenches are present between the additional bit-line contacts.
    Type: Application
    Filed: December 19, 2003
    Publication date: August 26, 2004
    Inventors: Christoph Kleint, Joachim Deppe, Christoph Ludwig, Jens-Uwe Sachse
  • Publication number: 20040147072
    Abstract: A method for manufacturing a semiconductor device includes forming a storage layer over a semiconductor body. The storage layer includes a first boundary layer, an intermediate storage layer and a second boundary layer. The storage layer is patterned so that at least some of the storage layer is removed from over a first portion of the semiconductor body and some of the storage layer is removed from over a second portion of the semiconductor body. The first portion of the semiconductor body is doped and the second portion of the semiconductor body is etched.
    Type: Application
    Filed: December 12, 2003
    Publication date: July 29, 2004
    Inventors: Christoph Kleint, Christoph Ludwig, Joachim Deppe, Jens-Uwe Sachse
  • Publication number: 20040121569
    Abstract: During a selective oxidation of gate structures that includes a polycrystalline silicon layer and a tungsten layer, which is known per se, a vapor deposition of tungsten oxide is prevented or at least greatly reduced by a special process. The gate structure is acted on by a hydrogen-containing, nonaqueous inert gas before and, if appropriate, after a treatment step with a hydrogen/water mixture.
    Type: Application
    Filed: October 27, 2003
    Publication date: June 24, 2004
    Inventors: Olaf Storbeck, Wilhelm Kegel, Jens-Uwe Sachse, Michael Stadtmuller, Regina Hayn, Erwin Schoer, Georg Roters, Steffen Frigge
  • Patent number: 6734077
    Abstract: A method for fabricating a trench capacitor for a semiconductor memory includes forming a masking layer in a trench that is disposed in a substrate. Nanocrystallites, which are used to pattern the masking layer, are deposited on the masking layer. Microtrenches are etched into the substrate in a lower region of the trench by the patterned masking layer. The microtrenches form a roughened trench sidewall. As a result, the outer capacitor electrode is formed with a larger surface area, allowing the trench capacitor to have a higher capacitance.
    Type: Grant
    Filed: September 4, 2002
    Date of Patent: May 11, 2004
    Assignee: Infineon Technologies AG
    Inventors: Matthias Förster, Kristin Schupke, Anja Morgenschweis, Anett Moll, Jens-Uwe Sachse
  • Publication number: 20030068867
    Abstract: A method for fabricating a trench capacitor for a semiconductor memory includes forming a masking layer in a trench that is disposed in a substrate. Nanocrystallites, which are used to pattern the masking layer, are deposited on the masking layer. Microtrenches are etched into the substrate in a lower region of the trench by the patterned masking layer. The microtrenches form a roughened trench sidewall. As a result, the outer capacitor electrode is formed with a larger surface area, allowing the trench capacitor to have a higher capacitance.
    Type: Application
    Filed: September 4, 2002
    Publication date: April 10, 2003
    Inventors: Matthias Forster, Kristin Schupke, Anja Morgenschweis, Anett Moll, Jens-Uwe Sachse
  • Patent number: 6528384
    Abstract: A method for manufacturing a trench capacitor uses a low-pressure gas phase doping for forming a buried plate as a capacitor plate. The use of the low-pressure gas phase doping reduces process costs and improves capacitor properties.
    Type: Grant
    Filed: March 19, 2001
    Date of Patent: March 4, 2003
    Assignee: Infineon Technologies AG
    Inventors: Gustav Beckmann, Moritz Haupt, Anke Krasemann, Alexandra Lamprecht, Dietmar Ottenwälder, Jens-Uwe Sachse, Martin Schrems
  • Publication number: 20020081801
    Abstract: A microroughness on a surface is produced in a single process step by forming semiconductor grains directly from a process gas. The semiconductor grains are finely distributed on the surface. As a result of forming the microroughness in a single process step, time and costs are saved during fabrication.
    Type: Application
    Filed: July 9, 2001
    Publication date: June 27, 2002
    Inventors: Matthias Forster, Anja Morgenschweis, Torsten Martini, Jens-Uwe Sachse
  • Publication number: 20010055846
    Abstract: A method for manufacturing a trench capacitor uses a low-pressure gas phase doping for forming a buried plate as a capacitor plate. The use of the low-pressure gas phase doping reduces process costs and improves capacitor properties.
    Type: Application
    Filed: March 19, 2001
    Publication date: December 27, 2001
    Inventors: Gustav Beckmann, Moritz Haupt, Anke Krasemann, Alexandra Lamprecht, Dietmar Ottenwalder, Jens-Uwe Sachse, Martin Schrems