Patents by Inventor Jente B. Kuang

Jente B. Kuang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6160292
    Abstract: According to the present invention, a circuit and methods for enhancing the operation of SOI fabricated devices are disclosed. In a preferred embodiment of the present invention, a pulse discharge circuit is provided. Here, a circuit is designed to provide a pulse that will discharge the accumulated electrical charge on the body of the SOI devices in the memory subarray just prior to the first access cycle. As explained above, once the accumulated charge has been dissipated, the speed penalty for successive accesses to the memory subarray is eliminated or greatly reduced. With a proper control signal, timing and sizing, this can be a very effective method to solve the problem associated with the SOI loading effect. Alternatively, instead of connecting the bodies of all SOI devices in a memory circuit to ground, the bodies of the N-channel FET pull-down devices of the local word line drivers can be selectively connected to a reference ground.
    Type: Grant
    Filed: April 22, 1998
    Date of Patent: December 12, 2000
    Assignee: International Business Machines Corporation
    Inventors: Roy Childs Flaker, deceased, Louis L. Hsu, Jente B. Kuang
  • Patent number: 6151200
    Abstract: Apparatus and method for discharging the body of a monitored SOI device through first and second discharge circuits. The second discharge circuit is selectively activated when the body potential of the monitored SOI device is at a level such that the body charge of the monitored SOI device cannot be discharged entirely through the first discharge circuit within normal operating cycle time allowances.
    Type: Grant
    Filed: December 2, 1999
    Date of Patent: November 21, 2000
    Assignee: International Business Machines Corporation
    Inventors: Louis L. Hsu, Jente B. Kuang, Somnuk Ratanaphanyarat, Mary J. Saccamango
  • Patent number: 6078058
    Abstract: Apparatus and method for discharging the body of a monitored SOI device through first and second discharge circuits. The second discharge circuit is selectively activated when the body potential of the monitored SOI device is at a level such that the body charge of the monitored SOI device cannot be discharged entirely through the first discharge circuit within normal operating cycle time allowances.
    Type: Grant
    Filed: March 5, 1998
    Date of Patent: June 20, 2000
    Assignee: International Business Machine Corporation
    Inventors: Louis L. Hsu, Jente B. Kuang, Somnuk Ratanaphanyarat, Mary J. Saccamango
  • Patent number: 5872733
    Abstract: An apparatus for controlling the ramp-up rate of a charge pump having an output providing an output voltage and an output current. In one embodiment, the apparatus comprises a current bleeder circuit having an input, an output adapted for connection to ground potential and at least one transistor having a gate, source, drain and body and defining at least one current path between the source and drain to form a current path between the input and output. The body is adapted for connection to the charge pump output. The apparatus further comprises a control circuit having an input adapted for connection to the charge pump output and an output connected to the bleeder circuit input. The control circuit provides a voltage potential to the input of the current bleeder circuit to control the gate-to-source voltage of the current bleeder circuit transistor.
    Type: Grant
    Filed: October 21, 1996
    Date of Patent: February 16, 1999
    Assignee: International Business Machines Corporation
    Inventors: Taqi Nasser Buti, Louis Lu-Chen Hsu, Jente B. Kuang, Somnuk Ratanaphanyarat, Mary Joseph Saccamango, Hyun Jong Shin
  • Patent number: 5736891
    Abstract: A discharge circuit for a semiconductor memory includes a first node, a second node for receiving a control signal having first and second states, and a circuit connected between the first node and ground potential and to the second node. The circuit couples the first node to ground potential when the control signal has the first state and substantially isolates the first node from ground potential when the control signal has the second state. The circuit includes a first subcircuit for defining a current path between the first node and ground potential. The first subcircuit includes a plurality of transistors connected in series, each of which having a gate, source and drain. The circuit further includes a second subcircuit for effecting predetermined gate-to-source, and drain-to-source voltages of the transistors of the first subcircuit when the control signal has the second state.
    Type: Grant
    Filed: January 11, 1996
    Date of Patent: April 7, 1998
    Assignee: International Business Machines Corporation
    Inventors: Taqi Nasser Buti, Louis Lu-Chen Hsu, Jente B. Kuang, Somnuk Ratanaphanyarat, Mary J. Saccamango, Hyun Jong Shin