Patents by Inventor Jeremy Fisher

Jeremy Fisher has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11658234
    Abstract: A transistor device includes a semiconductor epitaxial layer structure including a channel layer and a barrier layer on the channel layer, a source contact and a drain contact on the barrier layer, an insulating layer on the semiconductor layer between the source contact and the drain contact, and a gate contact on the insulating layer. The gate contact includes a central portion that extends through the insulating layer and contacts the barrier layer and a drain side wing that extends laterally from the central portion of the gate toward the drain contact by a distance ?D. The drain side wing of the gate contact is spaced apart from the barrier layer by a distance d1 that is equal to a thickness of the insulating layer. The distance ?D is less than about 0.3 ?m, and the distance d1 is less than about 80 nm.
    Type: Grant
    Filed: May 20, 2021
    Date of Patent: May 23, 2023
    Assignee: Wolfspeed, Inc.
    Inventors: Kyle Bothe, Terry Alcorn, Dan Namishia, Jia Guo, Matt King, Saptharishi Sriram, Jeremy Fisher, Fabian Radulescu, Scott Sheppard, Yueying Liu
  • Patent number: 11621672
    Abstract: A circuit includes a field effect transistor (FET), a reference transistor having an output coupled to an output of the FET, an active bias circuit coupled to the reference transistor and configured to generate an input signal for the reference transistor in response to a change in drain current of the reference transistor due to carrier trapping and to apply the input signal to an input of the reference transistor, and a summing node coupled to an input of the FET and to the input of the reference transistor. The summing node adds the input signal to an input signal of the FET to compensate the carrier trapping effect.
    Type: Grant
    Filed: August 5, 2021
    Date of Patent: April 4, 2023
    Assignee: Wolfspeed, Inc.
    Inventors: Young-Youl Song, Zulhazmi A. Mokhti, John Wood, Qianli Mu, Jeremy Fisher
  • Patent number: 11594628
    Abstract: A gallium nitride based monolithic microwave integrated circuit includes a substrate, a channel layer on the substrate and a barrier layer on the channel layer. A recess is provided in a top surface of the barrier layer. First gate, source and drain electrodes are provided on the barrier layer opposite the channel layer, with a bottom surface of the first gate electrode in direct contact with the barrier layer. Second gate, source and drain electrodes are also provided on the barrier layer opposite the channel layer. A gate insulating layer is provided in the recess in the barrier layer, and the second gate electrode is on the gate insulating layer opposite the barrier layer and extending into the recess. The first gate, source and drain electrodes comprise the electrodes of a depletion mode transistor, and the second gate, source and drain electrodes comprise the electrodes of an enhancement mode transistor.
    Type: Grant
    Filed: December 4, 2020
    Date of Patent: February 28, 2023
    Assignee: WOLFSPEED, INC.
    Inventors: Saptharishi Sriram, Jennifer Qingzhu Gao, Jeremy Fisher, Scott Sheppard
  • Publication number: 20230040260
    Abstract: A circuit includes a field effect transistor (FET), a reference transistor having an output coupled to an output of the FET, an active bias circuit coupled to the reference transistor and configured to generate an input signal for the reference transistor in response to a change in drain current of the reference transistor due to carrier trapping and to apply the input signal to an input of the reference transistor, and a summing node coupled to an input of the FET and to the input of the reference transistor. The summing node adds the input signal to an input signal of the FET to compensate the carrier trapping effect.
    Type: Application
    Filed: August 5, 2021
    Publication date: February 9, 2023
    Inventors: Young-Youl Song, Zulhazmi A. Mokhti, John Wood, Qianli Mu, Jeremy Fisher
  • Publication number: 20220392857
    Abstract: A packaged RF transistor amplifier includes an RF transistor amplifier die having a first terminal, a first lead, an integrated passive device that includes a first series microstrip transmission line, a first bond wire coupled between the first terminal and the first series microstrip transmission line, and a second bond wire coupled between the first series microstrip transmission line and the first lead.
    Type: Application
    Filed: June 7, 2021
    Publication date: December 8, 2022
    Inventors: David Rice, Jeremy Fisher
  • Publication number: 20220360230
    Abstract: A semiconductor device package includes a plurality of input leads and an output lead, a plurality of transistor amplifier dies having inputs respectively coupled to the plurality of input leads, and a combination circuit configured to combine output signals received from the plurality of transistor amplifier dies and output a combined signal to the output lead.
    Type: Application
    Filed: May 6, 2021
    Publication date: November 10, 2022
    Inventors: Marvin Marbell, Jonathan Chang, Haedong Jang, Qianli Mu, Michael LeFevre, Jeremy Fisher, Basim Noori
  • Publication number: 20220328634
    Abstract: A transistor device includes a first unit subcell including having a first active region width extending in a first direction, and a second unit subcell having a second active region width extending in the first direction and arranged adjacent the first unit subcell in the first direction. The first unit subcell and the second unit subcell share a common drain contact and have separate gate contacts that are aligned in the first direction. Each unit subcell includes a field plate that is connected to a source contact outside the active region and that does not cross over the gate contact.
    Type: Application
    Filed: June 24, 2022
    Publication date: October 13, 2022
    Inventors: Kyle Bothe, Jia Guo, Yueying Liu, Jeremy Fisher, Scott T. Sheppard
  • Publication number: 20220223700
    Abstract: A gallium nitride-based RF transistor amplifier comprises a semiconductor layer structure comprising a barrier layer on a channel layer, first and second source/drain regions in the semiconductor layer structure, first and second source/drain contacts on the respective first and second source/drain regions, and a longitudinally-extending gate finger that is between the first and second source/drain contacts. The first and second source/drain contacts each has an inner sidewall that faces the gate finger and an opposed outer sidewall. The first source/drain region extends a first distance from a lower edge of the inner sidewall of the first source/drain contact towards the second source/drain region along a transverse axis that extends parallel to a plane defined by the upper surface of the semiconductor layer structure, and extends a second, smaller distance from a lower edge of the outer sidewall of the first source/drain contact away from the second source/drain region.
    Type: Application
    Filed: January 8, 2021
    Publication date: July 14, 2022
    Inventors: Kyle Bothe, Jia Guo, Jeremy Fisher, Scott Sheppard
  • Publication number: 20220157671
    Abstract: A radio frequency (RF) transistor amplifier includes a package submount. a package frame comprising an electrically insulating member and one or more conductive layers on the package submount and exposing a surface thereof, a transistor die on the surface of the package submount and comprising respective terminals that are electrically connected to the package frame, a protective member covering the transistor die, and one or more electrical components that are attached to the package frame outside the protective member. Related RF power device packages and fabrication methods are also discussed.
    Type: Application
    Filed: November 13, 2020
    Publication date: May 19, 2022
    Inventors: Marvin Marbell, Melvin Nava, Jeremy Fisher, Alexander Komposch
  • Publication number: 20220130985
    Abstract: A transistor device includes a semiconductor epitaxial layer structure including a channel layer and a barrier layer on the channel layer, a source contact and a drain contact on the barrier layer, an insulating layer on the semiconductor layer between the source contact and the drain contact, and a gate contact on the insulating layer. The gate contact includes a central portion that extends through the insulating layer and contacts the barrier layer and a drain side wing that extends laterally from the central portion of the gate toward the drain contact by a distance ?D. The drain side wing of the gate contact is spaced apart from the barrier layer by a distance d1 that is equal to a thickness of the insulating layer. The distance ?D is less than about 0.3 ?m, and the distance d1 is less than about 80 nm.
    Type: Application
    Filed: May 20, 2021
    Publication date: April 28, 2022
    Inventors: Kyle Bothe, Terry Alcorn, Dan Namishia, Jia Guo, Matt King, Saptharishi Sriram, Jeremy Fisher, Fabian Radulescu, Scott Sheppard, Yueying Liu
  • Publication number: 20220130965
    Abstract: A transistor device includes a semiconductor layer, source and drain contacts on the semiconductor layer, a gate contact on the semiconductor layer between the source and drain contacts, and a field plate over the semiconductor layer between the gate contact and the drain contact. The transistor device includes a first electrical connection between the field plate and the source contact that is outside an active region of the transistor device, and a second electrical connection between the field plate and the source contact.
    Type: Application
    Filed: May 20, 2021
    Publication date: April 28, 2022
    Inventors: Kyle Bothe, Jeremy Fisher, Matt King, Jia Guo, Qianli Mu, Scott Sheppard
  • Patent number: 11257940
    Abstract: A High Mobility Electron Transistor (HEMT) and a capacitor co-formed on an integrated circuit (IC) share at least one structural feature, thereby tightly integrating the two components. In one embodiment, the shared feature may be a 2DEG channel of the HEMT, which also functions in lieu of a base metal layer of a conventional capacitor. In another embodiment, a dialectic layer of the capacitor may be formed in a passivation step of forming the HEMT. In another embodiment, a metal contact of the HEMT (e.g., source, gate, or drain contact) comprises a metal layer or contact of the capacitor. In these embodiments, one or more processing steps required to form a conventional capacitor are obviated by exploiting one or more processing steps already performed in fabrication of the HEMT.
    Type: Grant
    Filed: January 14, 2020
    Date of Patent: February 22, 2022
    Assignee: Cree, Inc.
    Inventors: Evan Jones, Jeremy Fisher
  • Publication number: 20220020874
    Abstract: A transistor device includes a plurality of gate fingers that extend in a first direction and are spaced apart from each other in a second direction, each of the gate fingers comprising at least spaced-apart and generally collinear first and second gate finger segments that are electrically connected to each other. The first gate finger segments are separated from the second gate finger segments in the first direction by a gap region that extends in the second direction. A resistor is disposed in the gap region.
    Type: Application
    Filed: October 1, 2021
    Publication date: January 20, 2022
    Inventors: Jeremy Fisher, Khaled Fayed, Simon Wood
  • Patent number: 11127078
    Abstract: Embodiments of the present invention provide methods, systems, and computer-readable storage medium for providing personalized navigation control items of an application. In an embodiment, a method includes receiving, from a user, at least one identification element of the user on a page of the application via a mobile computing device. The method includes transmitting, to a financial institution system, the user's identification element. Upon authenticating the user by the financial institution system, the method further includes receiving, at the mobile computing device, information related to personalization of navigation control items associated with a plurality of service sections of the application. The personalization of the navigation control items are generated by applying business rules to user data by the financial institution system. The navigation control items that personalized for the user's convenience and need are displayed on a page of the application on the mobile computing device.
    Type: Grant
    Filed: August 28, 2017
    Date of Patent: September 21, 2021
    Assignee: United Services Automobile Association (USAA)
    Inventors: Jeremy Fisher, Joshua Goforth
  • Publication number: 20210265250
    Abstract: An RF transistor package includes a metal submount; a transistor die mounted to the metal submount; and a surface mount IPD component mounted to the metal submount. The surface mount IPD component includes a dielectric substrate that includes a top surface and a bottom surface and at least a first pad and a second pad arranged on a top surface of the surface mount IPD component; at least one surface mount device includes a first terminal and a second terminal, the first terminal of the surface mount device mounted to the first pad and the second terminal mounted to the second pad; at least one of the first terminal and the second terminal being configured to be isolated from the metal submount by the dielectric substrate; and at least one wire bond bonded to the at least one of the first pad and the second pad.
    Type: Application
    Filed: May 7, 2021
    Publication date: August 26, 2021
    Inventors: Marvin MARBELL, Arthur PUN, Jeremy FISHER, Ulf ANDRE, Alexander KOMPOSCH
  • Publication number: 20210217883
    Abstract: A High Mobility Electron Transistor (HEMT) and a capacitor co-formed on an integrated circuit (IC) share at least one structural feature, thereby tightly integrating the two components. In one embodiment, the shared feature may be a 2DEG channel of the HEMT, which also functions in lieu of a base metal layer of a conventional capacitor. In another embodiment, a dialectic layer of the capacitor may be formed in a passivation step of forming the HEMT. In another embodiment, a metal contact of the HEMT (e.g., source, gate, or drain contact) comprises a metal layer or contact of the capacitor. In these embodiments, one or more processing steps required to form a conventional capacitor are obviated by exploiting one or more processing steps already performed in fabrication of the HEMT.
    Type: Application
    Filed: January 14, 2020
    Publication date: July 15, 2021
    Inventors: Evan Jones, Jeremy Fisher
  • Publication number: 20210119029
    Abstract: A gallium nitride based monolithic microwave integrated circuit includes a substrate, a channel layer on the substrate and a barrier layer on the channel layer. A recess is provided in a top surface of the barrier layer. First gate, source and drain electrodes are provided on the barrier layer opposite the channel layer, with a bottom surface of the first gate electrode in direct contact with the barrier layer. Second gate, source and drain electrodes are also provided on the barrier layer opposite the channel layer. A gate insulating layer is provided in the recess in the barrier layer, and the second gate electrode is on the gate insulating layer opposite the barrier layer and extending into the recess. The first gate, source and drain electrodes comprise the electrodes of a depletion mode transistor, and the second gate, source and drain electrodes comprise the electrodes of an enhancement mode transistor.
    Type: Application
    Filed: December 4, 2020
    Publication date: April 22, 2021
    Inventors: Saptharishi Sriram, Jennifer Qingzhu Gao, Jeremy Fisher, Scott Sheppard
  • Patent number: 10923585
    Abstract: A high electron mobility transistor (HEMT) includes a substrate comprising a first surface and a second surface on opposing sides of the substrate, a channel layer on the first surface of the substrate opposite the substrate, a barrier layer on the channel layer, a source contact comprising a first ohmic contact on an upper surface of the barrier layer, and a via extending from the second surface of the substrate to the first ohmic contact.
    Type: Grant
    Filed: June 13, 2019
    Date of Patent: February 16, 2021
    Assignee: Cree, Inc.
    Inventors: Kyle Bothe, Evan Jones, Dan Namishia, Chris Hardiman, Fabian Radulescu, Jeremy Fisher, Scott Sheppard
  • Publication number: 20200395474
    Abstract: A high electron mobility transistor (HEMT) includes a substrate comprising a first surface and a second surface on opposing sides of the substrate, a channel layer on the first surface of the substrate opposite the substrate, a barrier layer on the channel layer, a source contact comprising a first ohmic contact on an upper surface of the barrier layer, and a via extending from the second surface of the substrate to the first ohmic contact.
    Type: Application
    Filed: June 13, 2019
    Publication date: December 17, 2020
    Inventors: Kyle Bothe, Evan Jones, Dan Namishia, Chris Hardiman, Fabian Radulescu, Jeremy Fisher, Scott Sheppard
  • Patent number: 10861963
    Abstract: A gallium nitride based monolithic microwave integrated circuit includes a substrate, a channel layer on the substrate and a barrier layer on the channel layer. A recess is provided in a top surface of the barrier layer. First gate, source and drain electrodes are provided on the barrier layer opposite the channel layer, with a bottom surface of the first gate electrode in direct contact with the barrier layer. Second gate, source and drain electrodes are also provided on the barrier layer opposite the channel layer. A gate insulating layer is provided in the recess in the barrier layer, and the second gate electrode is on the gate insulating layer opposite the barrier layer and extending into the recess. The first gate, source and drain electrodes comprise the electrodes of a depletion mode transistor, and the second gate, source and drain electrodes comprise the electrodes of an enhancement mode transistor.
    Type: Grant
    Filed: October 25, 2019
    Date of Patent: December 8, 2020
    Assignee: Cree, Inc.
    Inventors: Saptharishi Sriram, Jennifer Qingzhu Gao, Jeremy Fisher, Scott Sheppard