Patents by Inventor Jesse Daniels

Jesse Daniels has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7911827
    Abstract: An array built in self test (ABIST) method and circuit for implementing enhanced static random access memory (SRAM) stability and enhanced chip yield using configurable wordline voltage levels, and a design structure on which the subject circuit resides are provided. A wordline is connected to a SRAM memory cell. A plurality of wordline voltage pulldown devices is connected to the wordline. A respective wordline voltage control input signal is applied to each of the plurality of wordline voltage pulldown devices to selectively adjust the voltage level of the wordline.
    Type: Grant
    Filed: January 27, 2009
    Date of Patent: March 22, 2011
    Assignee: International Business Machines Corporation
    Inventors: Derick Gardner Behrends, Travis Reynold Hebig, Daniel Mark Nelson, Jesse Daniel Smith
  • Publication number: 20110044943
    Abstract: Disclosed are compounds of Formula (I), pharmaceutically acceptable salts and solvates thereof, compositions thereof, and methods for their preparation and uses for treating viral infections mediated at least in part by a virus in the Flaviviridae family of viruses.
    Type: Application
    Filed: July 11, 2008
    Publication date: February 24, 2011
    Inventors: Martin Robert Leivers, Jesse Daniel Keicher, Franz Ulrich Schmitz, Roopa Rai, Ryan Lauchli, Sebastian Reinhard Johannes Liehr, Stephanie Anna Chan, Tony Loc Ton
  • Patent number: 7844869
    Abstract: A method and circuit implement testing of a circuit path including a memory array and logic including Logic Built in Self Test (LBIST) diagnostics, and a design structure on which the subject circuit resides are provided. Testing of the circuit path includes initializing the memory array in the circuit path with an initialization pattern, switching to Logic Built in Self Test (LBIST) mode and providing a read only mode for the memory array, and running Logic Built in Self Test (LBIST) testing of the circuit path.
    Type: Grant
    Filed: January 16, 2008
    Date of Patent: November 30, 2010
    Assignee: International Business Machines Corporation
    Inventors: Louis Bernard Bushard, Todd Alan Christensen, Jesse Daniel Smith
  • Publication number: 20100218055
    Abstract: A method and circuit for implementing substantially perfect array access time tracking with Logic Built In Self Test (LBIST) diagnostics of dynamic memory array and random logic, and a design structure on which the subject circuit resides are provided. The dynamic memory array is initialized to a state for the longest read time for each bit and the dynamic memory array is forced into a read only mode. During LBIST diagnostics with the array in the read only mode, the array outputs are combined with the data inputs to provide random switching data on the array outputs to the random logic.
    Type: Application
    Filed: February 26, 2009
    Publication date: August 26, 2010
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Todd Alan Christensen, Peter Thomas Freiburger, Jesse Daniel Smith
  • Publication number: 20100188886
    Abstract: An array built in self test (ABIST) method and circuit for implementing enhanced static random access memory (SRAM) stability and enhanced chip yield using configurable wordline voltage levels, and a design structure on which the subject circuit resides are provided. A wordline is connected to a SRAM memory cell. A plurality of wordline voltage pulldown devices is connected to the wordline. A respective wordline voltage control input signal is applied to each of the plurality of wordline voltage pulldown devices to selectively adjust the voltage level of the wordline.
    Type: Application
    Filed: January 27, 2009
    Publication date: July 29, 2010
    Applicant: International Business Machines Corporation
    Inventors: Derick Gardner Behrends, Travis Reynold Hebig, Daniel Mark Nelson, Jesse Daniel Smith
  • Patent number: 7737757
    Abstract: Low power level shifter latch circuits with gated feedback for high speed integrated circuits, and a design structure on which the subject circuit resides are provided. A latch input stage operating in a domain of a first voltage supply receives a data input responsive to being enabled by predefined clock signals. A latch storage element coupled to the latch input stage includes a latch output stage operating in a domain of a second voltage supply provides a data output having a voltage level corresponding to the second voltage supply. The latch storage element includes a level shifting device providing level shifting from the first supply level to the second voltage supply level. The latch storage element includes feedback gate devices receiving the predefined clock signals to gate feedback to the latch input stage when data is being written to the latch input stage.
    Type: Grant
    Filed: July 23, 2008
    Date of Patent: June 15, 2010
    Assignee: International Business Machines Corporation
    Inventors: Derick Gardner Behrends, Travis Reynold Hebig, Daniel Mark Nelson, Jesse Daniel Smith
  • Patent number: 7724585
    Abstract: A method and circuit for implementing domino static random access memory (SRAM) local evaluation with enhanced SRAM cell stability, and a design structure on which the subject circuit resides are provided. A SRAM local evaluation circuit enabling a read and write operations of an associated SRAM cell group includes true and complement bitlines, a single write data propagation input, a precharge signal, and a precharge write signal. A passgate device is connected between the complement bitline and the write data propagation input. A transistor stack is connected in series with the precharge device between the true bitline and ground. The precharge write signal disables the passgate device connected between the complement bitline and the write data propagation input during a read operation. During write operations, the precharge write signal enables the passgate device connected between the complement bitline and the write data propagation input and activates the transistor stack.
    Type: Grant
    Filed: August 20, 2008
    Date of Patent: May 25, 2010
    Assignee: International Business Machines Corporation
    Inventors: Derick Gardner Behrends, Travis Reynold Hebig, Daniel Mark Nelson, Jesse Daniel Smith
  • Publication number: 20100046277
    Abstract: A method and circuit for implementing domino static random access memory (SRAM) local evaluation with enhanced SRAM cell stability, and a design structure on which the subject circuit resides are provided. A SRAM local evaluation circuit enabling a read and write operations of an associated SRAM cell group includes true and complement bitlines, a single write data propagation input, a precharge signal, and a precharge write signal. A passgate device is connected between the complement bitline and the write data propagation input. A transistor stack is connected in series with the precharge device between the true bitline and ground. The precharge write signal disables the passgate device connected between the complement bitline and the write data propagation input during a read operation. During write operations, the precharge write signal enables the passgate device connected between the complement bitline and the write data propagation input and activates the transistor stack.
    Type: Application
    Filed: August 20, 2008
    Publication date: February 25, 2010
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Derick Gardner Behrends, Travis Reynold Hebig, Daniel Mark Nelson, Jesse Daniel Smith
  • Publication number: 20100019824
    Abstract: Low power level shifter latch circuits with gated feedback for high speed integrated circuits, and a design structure on which the subject circuit resides are provided. A latch input stage operating in a domain of a first voltage supply receives a data input responsive to being enabled by predefined clock signals. A latch storage element coupled to the latch input stage includes a latch output stage operating in a domain of a second voltage supply provides a data output having a voltage level corresponding to the second voltage supply. The latch storage element includes a level shifting device providing level shifting from the first supply level to the second voltage supply level. The latch storage element includes feedback gate devices receiving the predefined clock signals to gate feedback to the latch input stage when data is being written to the latch input stage.
    Type: Application
    Filed: July 23, 2008
    Publication date: January 28, 2010
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Derick Gardner Behrends, Travis Reynold Hebig, Daniel Mark Nelson, Jesse Daniel Smith
  • Publication number: 20090253648
    Abstract: Disclosed are compounds represented by formulae I, II, and III, and the compositions and methods thereof for treating viral infections caused by a Flaviviridae family virus.
    Type: Application
    Filed: March 31, 2009
    Publication date: October 8, 2009
    Applicant: SMITHKLINE BEECHAM CORPORATION
    Inventors: Jesse Daniel Keicher, Christopher Don Roberts, Sebastian Johannes Reinhard Liehr, Xiaoling Zheng, Marija Prhavc, Vivek Kumar Rajwanshi, Ronald Conrad Griffith, Choung U. Kim
  • Publication number: 20090208457
    Abstract: Disclosed are compounds, compositions and methods for treating viral infections caused by a Flaviviridae family virus, such as hepatitis C virus.
    Type: Application
    Filed: March 31, 2009
    Publication date: August 20, 2009
    Applicant: SMITHKLINE BEECHAM CORPORATION
    Inventors: Jesse Daniel Keicher, Christopher Don Roberts
  • Publication number: 20090197880
    Abstract: Disclosed are compounds of Formula (I), pharmaceutically acceptable salts and solvates thereof, compositions thereof, and methods for their preparation and uses for treating viral infections mediated at least in part by a virus in the Flaviviridae family of viruses.
    Type: Application
    Filed: January 12, 2009
    Publication date: August 6, 2009
    Inventors: Martin Robert Leivers, Jesse Daniel Keicher, Franz Ulrich Schmitz, Roopa Rai, Ryan Lauchli, Sebastian Reinhard Johannes Liehr, Stephanie Anna Chan, Tony Loc Ton, Son Minh Pham, Adam Christopher Villa
  • Publication number: 20090183044
    Abstract: A method and circuit implement testing of a circuit path including a memory array and logic including Logic Built in Self Test (LBIST) diagnostics, and a design structure on which the subject circuit resides are provided. Testing of the circuit path includes initializing the memory array in the circuit path with an initialization pattern, switching to Logic Built in Self Test (LBIST) mode and providing a read only mode for the memory array, and running Logic Built in Self Test (LBIST) testing of the circuit path.
    Type: Application
    Filed: January 16, 2008
    Publication date: July 16, 2009
    Inventors: Louis Bernard Bushard, Todd Alan Christensen, Jesse Daniel Smith
  • Patent number: 7534771
    Abstract: Disclosed are compounds, compositions and methods for treating viral infections caused by a Flaviviridae family virus, such as hepatitis C virus.
    Type: Grant
    Filed: February 28, 2006
    Date of Patent: May 19, 2009
    Assignee: SmithKline Beecham Corporation
    Inventors: Jesse Daniel Keicher, Christopher Don Roberts
  • Patent number: 7524825
    Abstract: Disclosed are compounds represented by formulae I, II, and III, and the compositions and methods thereof for treating viral infections caused by a Flaviviridae family virus.
    Type: Grant
    Filed: February 28, 2006
    Date of Patent: April 28, 2009
    Assignee: SmithKline Beecham Corporation
    Inventor: Jesse Daniel Keicher
  • Publication number: 20090074717
    Abstract: Disclosed are compounds of Formula (I), pharmaceutically acceptable salts and solvates thereof, compositions thereof, and methods for their preparation and uses for treating viral infections mediated at least in part by a virus in the Flaviviridae family of viruses.
    Type: Application
    Filed: July 11, 2008
    Publication date: March 19, 2009
    Inventors: Martin Robert Leivers, Jesse Daniel Keicher, Franz Ulrich Schmitz, Roopa Rai, Ryan Lauchli, Sebastian Reinhard Johannes Liehr, Stephanie Anna Chan, Tony Loc Ton
  • Publication number: 20090062223
    Abstract: Provided are compounds of Formula (I) or a pharmaceutically acceptable salt or solvate thereof. The compounds and compositions are useful for treating viral infections caused by the Flaviviridae family of viruses.
    Type: Application
    Filed: August 29, 2008
    Publication date: March 5, 2009
    Inventors: Jesse Daniel Keicher, Christopher Don Roberts, Vivek Kumar Rajwanshi, Ronald Conrad Griffith, Xiaoling Zheng, Sebastian Johannes Reinhard Liehr, Marija Prhavc, Choung U. Kim, Adrian S. Ray
  • Publication number: 20090048189
    Abstract: Disclosed are tricyclic nucleoside compounds of formula (I), and methods thereof for treating viral infections mediated at least in part by a Flaviviridae family virus.
    Type: Application
    Filed: August 15, 2007
    Publication date: February 19, 2009
    Inventors: Jesse Daniel KEICHER, Christopher Don Roberts, Sebastian Johannes Reinhard Liehr, Xiaoling Zheng, Marija Prhavc, Vivek Kumar Rajwanshi, Ronald Conrad Griffith, Choung U. Kim
  • Publication number: 20080207431
    Abstract: A method of improving the manufacture of structural clay products through the addition of starches is disclosed herein. The method includes adding a starch material to a mixture of basic raw material wherein the starch material is selected from the group consisting of pre-gelatinized starch, modified starch, or combinations thereof. The method includes adding, 1.0% or less by weight, the starch material prior to shaping the structural clay product.
    Type: Application
    Filed: February 23, 2007
    Publication date: August 28, 2008
    Inventors: Glen Thomas Townley, Jesse Daniel Bennett
  • Patent number: 6951880
    Abstract: This invention provides novel compounds possessing antibacterial and/or antifungal and/or antitumor activity. Pharmaceutical compositions containing these compounds, methods of making and methods for using these compounds are also provided.
    Type: Grant
    Filed: May 15, 2003
    Date of Patent: October 4, 2005
    Assignee: Genelabs Technologies, Inc.
    Inventors: Christoher Don Roberts, Jesse Daniel Keicher, Mikail Hakan Gezginci, Mark Douglas Velligan