Patents by Inventor Jiin Lai

Jiin Lai has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20010009385
    Abstract: A signal delay device having an internal delay lock loop for calibrating the delay interval. The signal delay device receives an input signal and then outputs the signal after a pre-defined delay period. The input signal varies according to a reference clock signal, and the required delay period is a quarter cycle of the clock signal. The delay device includes a multiplexer, an inverter, a phase detector, a counter and a delay element. During calibration, the phase detector, the counter and the delay element form a delay lock loop that can set up the delay time automatically.
    Type: Application
    Filed: January 22, 2001
    Publication date: July 26, 2001
    Inventors: Jiin Lai, Hsin-Chieh Lin, Kuo-Ping Liu
  • Publication number: 20010004749
    Abstract: A bus arbitration method within a control chipset, The control chipset further comprises a first control chip and a second control chip, data are transferred between the first and the second control chips through a bus, the bus comprises a bidirectional bus The first control chip usually control the authority to use the bus, however the second control chip has higher priority to use the bus. Accompany with a bus specification without waiting cycle, to arbitrate the authority to use the bus can be done fast and without errors. Therefore, no GNT signal line is required and the arbitration time reduces.
    Type: Application
    Filed: December 12, 2000
    Publication date: June 21, 2001
    Inventors: Jiin Lai, Chau-Chad Tsai, Sheng-Chang Peng, Chi-Che Tsai
  • Patent number: 6233528
    Abstract: A signal-testing device used with a tester for testing a first signal and a second signal includes a selected signal generator receiving first signal and second signal for generating a selected signal the state of which is changed when first signal and second signal are in specific states, and a signal selector for selectively outputting one of first and second signals in response to the selected signal state. The present invention also provides a signal-testing method including steps of a) generating a selected signal having a plurality of pulses in response to a first signal and a second signal, b) obtaining a plurality of time differences between times when two inter-adjacent respective pulses respectively reach a specific voltage, c) obtaining a plurality of absolute values between two inter-adjacent respective time differences, and d) obtaining a phase difference by dividing by 2 an average value of the absolute values.
    Type: Grant
    Filed: September 8, 1998
    Date of Patent: May 15, 2001
    Assignee: VIA Technologies, Inc.
    Inventors: Jiin Lai, Jyhfong Lin, Hsin-Chieh Lin
  • Patent number: 6202167
    Abstract: A computer chip set is devised for use on a computer mother board with at least two clock rates including a first clock rate and a second clock rate for the purpose of converting an input signal referencing either the first or second clock rate to an output signal referencing the other clock rate. The first and second clock rates are in virtual synchronism and have a fixed ratio between them. The computer chip set utilizes a phase signal generator capable of generating a set of phase signals and a signal conversion logic circuit for generating the output signal referencing one of the first and second clock rates other than the one referenced by the input signal. This computer chip set can allow the computer mother board to be operated without waiting a state so that the data processing efficiency of the computer mother board can be enhanced.
    Type: Grant
    Filed: June 19, 1998
    Date of Patent: March 13, 2001
    Assignee: VIA Technologies, Inc.
    Inventors: Jiin Lai, Heng-Chen Ho, Kuo-Ping Liu
  • Patent number: 6079027
    Abstract: A computer chip set is devised for use on a computer mother board with at least two clock rates including a first clock rate and a second clock rate for the purpose of converting an input signal referencing either the first or second clock rate to an output signal referencing the other clock rate. The first and second clock rates are in virtual synchronism and have a fixed ratio between them. The computer chip set utilizes a phase signal generator capable of generating a set of phase signals and a signal conversion logic circuit for generating the output signal referencing one of the first and second clock rates other than the one referenced by the input signal. This computer chip set can allow the computer mother board to be operated without waiting a state so that the data processing efficiency of the computer mother board can be enhanced.
    Type: Grant
    Filed: June 19, 1998
    Date of Patent: June 20, 2000
    Assignee: VIA Technologies, Inc.
    Inventors: Jiin Lai, Heng-Chen Ho, Kuo-Ping Liu
  • Patent number: 6031752
    Abstract: An installation inside a memory slot for providing a constant loading to an external signaling line with or without the insertion of a memory module into a memory slot. The installation operates by supplying a load element whose loading effect is roughly equivalent to the loading effect of a memory module when no memory module is plugged, and disconnecting the load element internally when a memory module is plugged into the memory slot. Hence, a constant loading is provided to the external signaling line no matter a memory module is plugged or not, and so signal quality and integrity of the signaling line can be maintained.
    Type: Grant
    Filed: July 7, 1998
    Date of Patent: February 29, 2000
    Assignee: VIA Technologies Inc.
    Inventors: Jiin Lai, Ching-Fu Chuang
  • Patent number: 6020774
    Abstract: A gated clock tree synthesis (CTS) method is provided for the purpose of synthesizing a gate array logic circuit to allow optimal topological arrangement of the gate array on the logic circuit. This in turn allows the logic circuit to operate more efficiently. The logic circuit includes at least one clock generator, a plurality of control gates each having one input end connected to a control signal and the other input end connected to receive the output clock signal from the clock generator, a plurality of first logic elements that are directly driven by the output clock signal from the clock generator, and a plurality of second logic elements that are driven by the gated clock signal outputted from each of the control gates under control by the control signal.
    Type: Grant
    Filed: July 23, 1998
    Date of Patent: February 1, 2000
    Assignee: VIA Technologies, Inc.
    Inventors: You-Ming Chiu, Jiin Lai