Patents by Inventor Jin-Bum Kim

Jin-Bum Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080116487
    Abstract: Transistors having a high carrier mobility and devices incorporating the same are fabricated by forming a preliminary semiconductor layer in a semiconductor substrate at both sides of a gate pattern. A source/ drain semiconductor layer having a heterojunction with the semiconductor substrate is formed by irradiating a laser beam onto the preliminary semiconductor layer. The source/drain semiconductor layer is formed in a recrystallized single crystal structure.
    Type: Application
    Filed: July 24, 2007
    Publication date: May 22, 2008
    Inventors: Byeong-Chan Lee, Si-Young Choi, Young-Pil Kim, Yong-Hoon Son, In-Soo Jung, Jin-Bum Kim
  • Publication number: 20080105930
    Abstract: Embodiments of the invention provide a semiconductor integrated circuit device and a method for fabricating the device. The semiconductor device includes a semiconductor substrate having a cell region and a peripheral region, a cell active region formed in the cell region, and a peripheral active region formed in the peripheral region, wherein the cell active region and the peripheral active region are defined by isolation regions. The semiconductor device further includes a first gate stack formed on the cell active region, a second gate stack formed on the peripheral active region, a cell epitaxial layer formed on an exposed portion of the cell active region, and a peripheral epitaxial layer formed on an exposed portion of the peripheral active region, wherein the height of the peripheral epitaxial layer is greater than the height of the cell epitaxial layer.
    Type: Application
    Filed: September 14, 2007
    Publication date: May 8, 2008
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jin-bum KIM, Young-pil KIM, Si-young CHOI, Byeong-chan LEE, Jong-wook LEE
  • Publication number: 20080105899
    Abstract: A fabrication method and a related semiconductor device are disclosed. The method includes; forming a gate structure on a semiconductor substrate, the gate structure comprising a stacked combination a gate dielectric pattern, a gate, a capping layer pattern and an epitaxial blocking layer pattern, forming sidewall spacers on the gate structure covering at least sidewall portions of the gate dielectric pattern, the gate, and the capping layer pattern, wherein the epitaxial blocking layer pattern is exposed on a top surface of the gate structure, forming an elevated epitaxial layer on the semiconductor substrate outside the gate structure using a selective epitaxial growth process, and forming elevated source/drain regions by applying an ion implantation process to the semiconductor substrate following formation of the elevated epitaxial layer, wherein the epitaxial blocking layer is a nitrogen enhanced layer relative to the capping layer pattern.
    Type: Application
    Filed: September 20, 2007
    Publication date: May 8, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Young-pil KIM, Jin-bum KIM, Jun-ho LEE, Jung-yun WON, In-sun JUNG
  • Publication number: 20070134880
    Abstract: Methods of manufacturing a field effect transistor include forming a gate pattern on a substrate. A gate spacer is formed on a sidewall of the gate pattern. A first layer is formed from a surface of the substrate and contacting the gate spacer using a first selective epitaxial growth (SEG) process at a first temperature. A second layer is formed from a surface of the first layer and contacting the gate spacer using a second SEG process at a second temperature. The second temperature is lower than the first temperature. The first and second layers define elevated source/drain regions.
    Type: Application
    Filed: December 8, 2006
    Publication date: June 14, 2007
    Inventors: Min-Gu Kang, Ki-Hong Kim, Jin-Bum Kim, Jung-Yun Won, In-Sun Jung
  • Publication number: 20070072399
    Abstract: Semiconductor devices are provided having a selective epitaxial growth layer that exhibits suppressed lateral growth. These semiconductor devices may include a semiconductor substrate having a silicon region, and an epitaxial growth layer formed on the silicon region. The epitaxial growth layer may comprise alternatively stacked silicon and silicon germanium epitaxial layers. The silicon germanium epitaxial layer may be thinner than the silicon epitaxial layers.
    Type: Application
    Filed: September 11, 2006
    Publication date: March 29, 2007
    Inventors: Young-Pil Kim, Jin-Bum Kim, Jun-Ho Lee, Hyung-ik Lee, Hion-Suck Baik