Patents by Inventor Joan Rey Villarba BUOT

Joan Rey Villarba BUOT has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 12100645
    Abstract: Integrated circuit (IC) packages employing added metal for embedded metal traces in an ETS-based substrate for reduced signal path impedance. An IC package includes a package substrate and an ETS metallization layer disposed on the package substrate. To mitigate or offset an increase in impedance in longer signal paths between die circuitry and the package substrate that can result in decreased signaling speed and/or increased signal loss, added metal interconnects are coupled to embedded metal traces in the ETS metallization layer. Thus, embedded metal traces of the ETS metallization layer coupled to signal/ground signal paths of the die are increased in metal surface area. Increasing metal surface area of embedded metal traces coupled to the signal/ground signal paths of a die increases capacitance of such signal/ground signal paths. Increasing capacitance of signal/ground signal paths decreases impedance of the signal/ground signal paths to mitigate or reduce signaling delay and/or loss.
    Type: Grant
    Filed: September 23, 2021
    Date of Patent: September 24, 2024
    Assignee: QUALCOMM INCORPORATED
    Inventors: Aniket Patil, Hong Bok We, Joan Rey Villarba Buot
  • Publication number: 20240274516
    Abstract: Disclosed are apparatuses and methods for fabricating the apparatuses. In an aspect, an apparatus may include: an interposer including a first metal layer, a second metal layer, a plurality of vias configured to thermally and electrically couple the first metal layer and the second metal layer, and a plurality of solder resist posts disposed on a bottom surface portion of the second metal layer; a package substrate; a die electrically coupled to the package substrate; and a thermal interface material (TIM) disposed on the die, where the TIM is configured to thermally coupled the die and the bottom surface portion of the second metal layer.
    Type: Application
    Filed: February 13, 2023
    Publication date: August 15, 2024
    Inventors: Joan Rey Villarba BUOT, Zhijie WANG, Hong Bok WE, Sang-Jae LEE
  • Publication number: 20240250009
    Abstract: Embedded trace substrates (ETS) having an ETS metallization layer with T-shaped interconnects with reduced-width embedded metal traces, and related integrated circuit (IC) packages and fabrication methods. The ETS includes an outer ETS metallization layer that includes T-shaped interconnects for supporting input/output (I/O) connections between the ETS and another opposing package substrate. To increase density of I/O interconnections, the pitch of the embedded metal traces in the ETS metallization layer is reduced. The T-shaped interconnects also each include an additional metal contact pad that is coupled to a respective embedded metal trace to increase the height of the embedded metal trace to eliminate a vertical connection gap between the ETS and an opposing package substrate.
    Type: Application
    Filed: January 23, 2023
    Publication date: July 25, 2024
    Inventors: Seongryul Choi, Joan Rey Villarba Buot, Kuiwon Kang, Zhijie Wang
  • Patent number: 12021063
    Abstract: Disclosed are examples of integrated circuit (IC) packages. Each IC package may include a flip-chip (FC) die on a substrate, a wire bond die above the FC die, a wire bond connected to the wire bond die, and a mold on the substrate and encapsulating the FC die, the wire bond die, and the wire bond. The substrate may include least a first metallization layer includes a first substrate layer, a trace on the first substrate layer and routed within the first metallization layer to electrically couple with one or more FC interconnects of the FC die, and a bond finger pad formed on the trace. The bond finger pad may be circular. The wire bond may electrically connect to the trace such that the wire bond die is electrically coupled with the FC die through the wire bond, the bond finger pad, and the trace.
    Type: Grant
    Filed: January 28, 2021
    Date of Patent: June 25, 2024
    Assignee: QUALCOMM INCORPORATED
    Inventors: Joan Rey Villarba Buot, Aniket Patil, Zhijie Wang, Hong Bok We
  • Publication number: 20240194545
    Abstract: Disclosed are examples of die packages that incorporate metal frames with metal pockets. One or more dies may be placed within the metal pockets. Due to the structural integrity provided by the metal frame, warpage is reduced or eliminated. As a result, die packages with thin dies may be fabricated. Further, due to the electrical conductivity provided by the metal frame, the metal frame may be used as an electrical shield to protect the dies.
    Type: Application
    Filed: December 8, 2022
    Publication date: June 13, 2024
    Inventors: Hong Bok WE, Joan Rey Villarba BUOT, Sang-Jae LEE, Zhijie WANG
  • Patent number: 11955409
    Abstract: A package comprising an integrated device and a substrate. The integrated device is coupled to the substrate. The substrate includes a core layer, at least one first dielectric layer coupled to a first surface of the core layer, and at least one second dielectric layer coupled to a second surface of the core layer. The substrate includes a match structure located in the core layer. The match structure includes at least one first match interconnect extending vertically and horizontally in the match structure. The match structure also includes at least one second match interconnect extending vertically in the match structure. The at least one first match interconnect and the at least one second match interconnect are configured for skew matching.
    Type: Grant
    Filed: January 13, 2021
    Date of Patent: April 9, 2024
    Assignee: QUALCOMM INCORPORATED
    Inventors: Aniket Patil, Joan Rey Villarba Buot, Hong Bok We
  • Publication number: 20240105568
    Abstract: A package comprising a substrate and an integrated device coupled to the substrate. The substrate includes a first dielectric layer, a second dielectric layer, a third dielectric layer, and a plurality of interconnects located in the first dielectric layer, the second dielectric layer and the third dielectric layer. The second dielectric layer is located between the first dielectric layer and the third dielectric layer. The second dielectric layer includes a different material than the first dielectric layer and the third dielectric layer.
    Type: Application
    Filed: September 23, 2022
    Publication date: March 28, 2024
    Inventors: Joan Rey Villarba BUOT, Hong Bok WE, Michelle Yejin KIM, Aniket PATIL
  • Publication number: 20240105687
    Abstract: A package comprising a substrate, a first integrated device coupled to a first surface of the substrate, and a second integrated device coupled to the first surface of the substrate; wherein a back side of the second integrated device is coupled to a back side of the first integrated device through an adhesive. The substrate includes at least one dielectric layer and a plurality of interconnects. The substrate includes a flexible portion that is configured to be bend such that the back side of the first integrated device faces the back side of the second integrated device in the package.
    Type: Application
    Filed: September 23, 2022
    Publication date: March 28, 2024
    Inventors: Joan Rey Villarba BUOT, Hong Bok WE, Zhijie WANG, Aniket PATIL
  • Publication number: 20240047335
    Abstract: A package comprising a first integrated device, a first metallization portion coupled to the first integrated device, a second integrated device, a second metallization portion coupled to the second integrated device and the first metallization portion, and an encapsulation layer coupled to the first metallization portion, the second integrated device and the second metallization portion. The first metallization portion includes at least one first dielectric layer and a first plurality of metallization interconnects. The second metallization portion includes at least one second dielectric layer and a second plurality of metallization interconnects.
    Type: Application
    Filed: August 2, 2022
    Publication date: February 8, 2024
    Inventors: Hong Bok WE, Joan Rey Villarba BUOT, Aniket PATIL
  • Publication number: 20240038753
    Abstract: Deep trench capacitors (DTCs) employing bypass metal trace signal routing supporting signal bypass routing, and related integrated circuit (IC) packages and fabrication methods are disclosed. The DTC includes an outer metallization layer (e.g., a redistribution layer (RDL)) to provide an external interface to the DTC. In exemplary aspects, to make available signal routes that can extend through a DTC, an outer metallization layer of the DTC includes additional metal interconnects. These additional metal interconnects are not coupled the capacitors in the DTC. These additional metal interconnects are interconnected to each other by metal traces (e.g., metal lines) in the outer metallization layer of the DTC to provide bypass signal routes through the DTC. This is opposed to signal paths in a package substrate in which the DTC is coupled or embedded having to be routed around the DTC in the package substrate.
    Type: Application
    Filed: August 1, 2022
    Publication date: February 1, 2024
    Inventors: Aniket Patil, Hong Bok We, Joan Rey Villarba Buot
  • Publication number: 20240006369
    Abstract: Integrated circuit (IC) packages employing wire bond channel over package substrate, and related fabrication methods. The IC package includes a first semiconductor die (“first die”) and a first electronic device each coupled to a package substrate. To provide signal routing paths between the first die and the first electronic device, the IC package includes a wire bond channel that includes wire bonds coupled between first and second metal pads coupled to the respective first die and first electronic device to provide signal routing paths between the first die and first electronic device. The wire bonds extend outside of the package substrate in a vertical direction. The wire bond channel may be able to support more direct signal routing paths between the first die and the first electronic device without having to route such signal routing paths around a KoZ in the package substrate.
    Type: Application
    Filed: June 29, 2022
    Publication date: January 4, 2024
    Inventors: Aniket Patil, Hong Bok We, Joan Rey Villarba Buot
  • Patent number: 11832391
    Abstract: Terminal connection routing on top of a substrate surface connects to component terminals to and from PMIC devices and provides a novel structure to connect surface mount technology (SMT) passive device terminals on an SMT layer (such as a Cu bar mesh) that uses the 3D space available near to components to lower resistance/lower inductive path and provides a shorter path, SIP form factor reduction, a component placement density increase, creates an additional PDN layer for connectivity and, if the routing is encapsulated in a mold, protects the metal in the connection from oxidation. Methods are presented for providing a substrate, attaching a first device to a first surface of the substrate near a center of the substrate, attaching a second device to the first surface of the substrate near an edge of the substrate, and connecting a connection located on the first surface of the substrate between the first device and the second device.
    Type: Grant
    Filed: September 30, 2020
    Date of Patent: November 28, 2023
    Assignee: QUALCOMM INCORPORATED
    Inventors: Aniket Patil, Hong Bok We, Joan Rey Villarba Buot
  • Publication number: 20230352390
    Abstract: A package comprising a substrate and an integrated device coupled to the substrate. The substrate includes at least one dielectric layer and a plurality of interconnects comprising a bump pad interconnect. The bump pad interconnect comprises a profile cross section that has a trapezoid shape. The integrated device is coupled to the substrate through the bump pad interconnect. The bump pad interconnect is located in a cavity of the at least one dielectric layer of the substrate.
    Type: Application
    Filed: May 2, 2022
    Publication date: November 2, 2023
    Inventors: Chin-Kwan KIM, Joan Rey Villarba BUOT, Zhijie WANG, Marcus HSU, Sang-Jae LEE, Kuiwon KANG
  • Patent number: 11804645
    Abstract: Multi-sided antenna modules employing antennas on multiple sides of a package substrate for enhanced antenna coverage, and related antenna module fabrication methods. The multi-sided antenna module includes an integrated circuit (IC) die(s) disposed on a first side of the package substrate. The multi-sided antenna module further includes first and second substrate antenna layers disposed on respective first and second sides of the package substrate. The first substrate antenna layer includes a first antenna(s) disposed on the first side of the package substrate adjacent to the IC die(s). The second substrate antenna layer includes a second antenna(s) disposed on the second side of the package substrate opposite of the first side of the package substrate. In this manner, the multi-sided antenna module, including antennas on multiple sides of the package substrate, provides antenna coverage that extends from both sides of the package substrate to provide multiple directions of coverage.
    Type: Grant
    Filed: September 14, 2021
    Date of Patent: October 31, 2023
    Assignee: QUALCOMM INCORPORATED
    Inventors: Hong Bok We, Joan Rey Villarba Buot, Aniket Patil
  • Patent number: 11791320
    Abstract: Integrated circuit (IC) packages employing a package substrate with a double side embedded trace substrate (ETS), and related fabrication methods. To facilitate providing a reduced thickness substrate in the IC package to reduce overall height of the IC package while supporting higher density input/output (I/O) connections, a package substrate in the IC package includes a double side ETS. A double side ETS includes two (2) adjacent ETS metallization layers that both include metal traces embedded in an insulating layer. The embedded metal traces in the ETS metallization layers of the double side ETS can be electrically coupled to each other through vertical interconnect accesses (vias) (e.g., metal pillars, metal posts) to provide signal routing paths between embedded metal traces in the ETS metallization layers.
    Type: Grant
    Filed: November 22, 2021
    Date of Patent: October 17, 2023
    Assignee: QUALCOMM INCORPORATED
    Inventors: Hong Bok We, Joan Rey Villarba Buot, Michelle Yejin Kim, Kuiwon Kang, Aniket Patil
  • Patent number: 11791276
    Abstract: A device comprising a first substrate comprising a first plurality of pillar interconnects; a second substrate comprising a second plurality of pillar interconnects, wherein the second plurality of pillar interconnects is coupled to the first plurality of pillar interconnects through a plurality of solder interconnects; a passive component located between the first substrate and the second substrate; and an integrated device coupled to the first substrate.
    Type: Grant
    Filed: April 8, 2021
    Date of Patent: October 17, 2023
    Assignee: QUALCOMM INCORPORATED
    Inventors: Aniket Patil, Hong Bok We, Joan Rey Villarba Buot
  • Publication number: 20230307336
    Abstract: Package substrates employing a pad metallization layer for increased signal routing capacity, and related integrated circuit (IC) packages and fabrication methods. To support increased signal routing density in an IC package while mitigating an increase in overall IC package thickness, an outer metallization layer of the package substrate is provided as a thinner, pad metallization layer. A metal layer in the pad metallization layer includes metal pads for forming external connections to the package substrate. This allows an area in the adjacent metallization layer that would otherwise have larger width metal pads for forming external interconnects, to be used for other signal routing within the package substrate. This can increase the overall signal routing density of the package substrate while mitigating the increase in overall package substrate thickness if a full-sized additional metallization layer were added to the package substrate.
    Type: Application
    Filed: March 25, 2022
    Publication date: September 28, 2023
    Inventors: Joan Rey Villarba Buot, Zhijie Wang, Aniket Patil, Hong Bok We
  • Patent number: 11764076
    Abstract: Certain aspects of the present disclosure generally relate to an embedded trace substrate with partially buried traces, methods for fabrication thereof, and apparatus comprising such an embedded trace substrate. One example method of fabricating an embedded trace substrate generally includes creating a pattern of conductive traces above a dielectric layer and mechanically pressing on the pattern of conductive traces such that lower portions of the conductive traces are buried in the dielectric layer.
    Type: Grant
    Filed: November 30, 2020
    Date of Patent: September 19, 2023
    Assignee: QUALCOMM INCORPORATED
    Inventors: Kuiwon Kang, Joan Rey Villarba Buot, Terence Cheung
  • Publication number: 20230230908
    Abstract: A package comprising a first substrate, a first integrated device coupled to the first substrate, and a second substrate, and a plurality of solder interconnects coupled to the first substrate and the second substrate. The first substrate comprises at least one first dielectric layer; a first plurality of interconnects, wherein the first plurality of interconnects include a first plurality of post interconnects; and a first solder resist layer coupled to a first surface of the first substrate. The second substrate comprises a first surface and a second surface; at least one second dielectric layer; a second plurality of interconnects, wherein the second plurality of interconnects comprises a second plurality of post interconnects; and a second solder resist layer coupled to the second surface of the second substrate. The second surface of the second substrate faces the first substrate. The second solder resist layer includes a cavity.
    Type: Application
    Filed: January 19, 2022
    Publication date: July 20, 2023
    Inventors: Joan Rey Villarba BUOT, Zhijie WANG, Hong Bok WE, Aniket PATIL
  • Patent number: 11676905
    Abstract: An integrated circuit (IC) package with stacked die wire bond connections has two stacked IC dies, where a first die couples to a metallization structure directly and a second die stacked on top of the first die connects to the metallization structure through wire bond connections. The IC dies are coupled to one another through an interior metal layer of the metallization structure. Vias are used to couple to the interior metal layer.
    Type: Grant
    Filed: January 26, 2021
    Date of Patent: June 13, 2023
    Assignee: QUALCOMM INCORPORATED
    Inventors: Kuiwon Kang, Michelle Yejin Kim, Joan Rey Villarba Buot, Jialing Tong