Patents by Inventor John Hautala
John Hautala has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 12131948Abstract: Embodiments herein include void-free material depositions on a substrate (e.g., in a void-free trench-filled (VFTF) component) obtained using directional etching to remove predetermined portions of a seed layer covering the substrate. In several embodiments, directional etching followed by selective deposition can enable fill material (e.g., metal) patterning in tight spaces without any voids or seams. Void-free material depositions may be used in a variety of semiconductor devices, such as transistors, dual work function stacks, dynamic random-access memory (DRAM), non-volatile memory, and the like.Type: GrantFiled: July 21, 2023Date of Patent: October 29, 2024Assignee: Applied Materials, Inc.Inventors: M. Arif Zeeshan, Kelvin Chan, Shantanu Kallakuri, Sony Varghese, John Hautala
-
Patent number: 12096622Abstract: A semiconductor manufacturing process and semiconductor device having an airgap to isolate bottom implant portions of a substrate from upper source and drain device structure to reduce bottom current leakage and parasitic capacitance with an improved scalability on n-to-p spacing scaling. The disclosed device can be implanted to fabricate nanosheet FET and other such semiconductor device. The airgap is formed by etching into the substrate, below a trench in a vertical and horizontal direction. The trench is then filled with dielectric and upper device structure formed on either side of the dielectric filler trench.Type: GrantFiled: October 15, 2021Date of Patent: September 17, 2024Assignee: Applied Materials, Inc.Inventors: Armin Saeedi Vahdat, John Hautala, Johannes M. van Meer
-
Publication number: 20240194541Abstract: Methods of processing patterned photoresist to control tip-to-tip distance on a semiconductor workpiece are disclosed. The method is performed after the photoresist has been patterned and before the etching process is commenced. Two implants, using different species, are performed at high tilt angles. In certain embodiments, the tilt angle may be 45° or more. Further, the implants are performed at twist angles such that the trajectory of the ions is nearly parallel to the patterned photoresist lines. In this way, the ions from the two implants glance the top and sidewalls of the photoresist lines. Using this technique, the tip-to-tip distance between patterned photoresist lines may be reduced with minimal impact on the CD.Type: ApplicationFiled: December 8, 2022Publication date: June 13, 2024Inventors: John Hautala, Huixiong Dai
-
Publication number: 20240194540Abstract: Methods of processing patterned photoresist to reduce line edge roughness and line width roughness on a semiconductor workpiece are disclosed. The method is performed after the photoresist has been patterned and before the etching process is commenced. Two implants, using different species, are performed at high tilt angles. In certain embodiments, the tilt angle may be 45° or more. Further, the implants are performed at twist angles such that the trajectory of the ions is nearly parallel to the patterned photoresist lines. In this way, the ions from the two implants glance the top and sidewalls of the photoresist lines. Using this technique, the LER and LWR of the photoresist lines may be reduced with minimal impact on the CD.Type: ApplicationFiled: December 8, 2022Publication date: June 13, 2024Inventors: John Hautala, Huixiong Dai
-
Patent number: 11987879Abstract: Disclosed are approaches for forming semiconductor device cavities. One method may include providing a set of semiconductor structures defining an opening, wherein the opening has a first opening width along an upper portion of the opening and a second opening width along a lower portion of the opening, the first opening width being greater than the second opening width. The method may further include forming a blocking layer along the set of semiconductor structures by delivering a material at a non-zero angle of inclination relative to a normal extending perpendicular from a top surface of the set of semiconductor structures. The blocking layer may be formed along the upper portion of the opening without being formed along the lower portion of the opening, and wherein an opening through the blocking layer is present above the opening.Type: GrantFiled: February 16, 2022Date of Patent: May 21, 2024Assignee: Applied Materials, Inc.Inventors: Armin Saeedi Vahdat, Yan Zhang, John Hautala
-
Patent number: 11942361Abstract: Disclosed are approaches for forming semiconductor device cavities using directional dielectric deposition. One method may include providing a plurality of semiconductor structures and a plurality of trenches of a semiconductor device, and forming a dielectric atop the plurality of semiconductor structures by delivering a dielectric material at a non-zero angle of inclination relative to a normal extending perpendicular from a top surface of the plurality of semiconductor structures. The dielectric may be further formed by delivering the dielectric material at a second non-zero angle of inclination relative to the normal extending perpendicular from the top surface of the plurality of semiconductor structures.Type: GrantFiled: June 15, 2021Date of Patent: March 26, 2024Assignee: Applied Materials, Inc.Inventors: Armin Saeedi Vahdat, Tristan Y. Ma, Johannes M. van Meer, John Hautala, Naushad K. Variam
-
Patent number: 11908691Abstract: A method of patterning a substrate. The method may include providing a surface feature on the substrate, the surface feature having a first dimension along a first direction within a substrate plane, and a second dimension along a second direction within the substrate plane, wherein the second direction is perpendicular to the first direction; and directing first ions in a first exposure to the surface feature along the first direction at a non-zero angle of incidence with respect to a perpendicular to the substrate plane, in a presence of a reactive ambient containing a reactive species; wherein the first exposure etches the surface feature along the first direction, wherein after the directing, the surface feature retains the second dimension along the second direction, and wherein the surface feature has a third dimension along the first direction different than the first dimension.Type: GrantFiled: September 23, 2022Date of Patent: February 20, 2024Assignee: Applied Materials, Inc.Inventors: Simon Ruffell, John Hautala, Adam Brand, Huixiong Dai
-
Publication number: 20240049443Abstract: Approaches for reducing GIDL are disclosed. In one example, a method of forming a DRAM device may include forming a trench in a substrate layer, providing a first gate oxide layer along a sidewall and a bottom surface of the trench, and forming a first gate material within the trench. The method may further include removing the first gate oxide layer along an upper portion of the sidewall of the trench by delivering ions into the upper portion of the trench at a non-zero angle relative to a perpendicular extending from an upper surface of the substrate layer, and forming a second gate oxide layer along the upper portion of the sidewall of the trench, wherein a first dielectric constant of the first gate oxide layer is greater than a second dielectric constant of the second gate oxide layer.Type: ApplicationFiled: August 5, 2022Publication date: February 8, 2024Applicant: Applied Materials, Inc.Inventors: Armin Saeedi Vahdat, John Hautala, Yan Zhang, Johannes M. van Meer
-
Publication number: 20230402284Abstract: Disclosed are approaches for forming semiconductor patterning features. One method may include providing a plurality of openings through a patterning layer of a semiconductor device, wherein each opening of the plurality of openings is defined by a sidewall of the patterning layer, and wherein the patterning layer is a resist layer or a carbon-based layer. The method may further include removing a portion of the patterning layer by directing a beam of neutral reactive radicals into the sidewall, wherein the beam of neutral reactive radicals is directed at a non-zero angle relative to a perpendicular extending from an upper surface of the patterning layer.Type: ApplicationFiled: June 10, 2022Publication date: December 14, 2023Applicant: Applied Materials, Inc.Inventor: John Hautala
-
Publication number: 20230377888Abstract: Disclosed are approaches for forming semiconductor device layers. One method may include forming a plurality of openings in a semiconductor structure, and forming a film layer atop the semiconductor structure by delivering a material at a non-zero angle relative to a normal extending perpendicular from an upper surface of the semiconductor structure. The film layer may be formed along the upper surface of the semiconductor structure without being formed along a sidewall of each opening of the plurality of openings, wherein an opening though the film layer remains above each opening of the plurality of openings.Type: ApplicationFiled: May 23, 2022Publication date: November 23, 2023Applicant: Applied Materials, Inc.Inventors: John Hautala, Charith Nanayakkara
-
Publication number: 20230369112Abstract: Embodiments herein include void-free material depositions on a substrate (e.g., in a void-free trench-filled (VFTF) component) obtained using directional etching to remove predetermined portions of a seed layer covering the substrate. In several embodiments, directional etching followed by selective deposition can enable fill material (e.g., metal) patterning in tight spaces without any voids or seams. Void-free material depositions may be used in a variety of semiconductor devices, such as transistors, dual work function stacks, dynamic random-access memory (DRAM), non-volatile memory, and the like.Type: ApplicationFiled: July 21, 2023Publication date: November 16, 2023Applicant: Applied Materials, Inc.Inventors: M. Arif Zeeshan, Kelvin Chan, Shantanu Kallakuri, Sony Varghese, John Hautala
-
Patent number: 11778832Abstract: Disclosed are approaches for 3D NAND structure fabrication. One method may include providing a stack of layers comprising a first and second plurality of layers, and forming a plurality of trenches in the stack of layers, wherein each of the trenches includes a tiered sidewall. A first trench may be formed to a first depth, and a second trench may be formed to a second depth, which is greater than the first depth. The method may further include forming a liner within the trenches, wherein the liner is deposited at a non-zero angle of inclination relative to a normal extending perpendicular from the top surface of the stack of layers. The liner may have a first thickness along the tiered sidewall of the first trench and a second thickness along the tiered sidewall of the second trench, wherein the first thickness is greater than the second thickness.Type: GrantFiled: May 3, 2021Date of Patent: October 3, 2023Assignee: Applied Materials, Inc.Inventors: Armin Saeedi Vahdat, Tristan Y. Ma, Johannes M. van Meer, John Hautala, Naushad K. Variam
-
Patent number: 11749564Abstract: Embodiments herein include void-free material depositions on a substrate (e.g., in a void-free trench-filled (VFTF) component) obtained using directional etching to remove predetermined portions of a seed layer covering the substrate. In several embodiments, directional etching followed by selective deposition can enable fill material (e.g., metal) patterning in tight spaces without any voids or seams. Void-free material depositions may be used in a variety of semiconductor devices, such as transistors, dual work function stacks, dynamic random-access memory (DRAM), non-volatile memory, and the like.Type: GrantFiled: September 22, 2020Date of Patent: September 5, 2023Assignee: Applied Materials, Inc.Inventors: M. Arif Zeeshan, Kelvin Chan, Shantanu Kallakuri, Sony Varghese, John Hautala
-
Publication number: 20230257872Abstract: Disclosed are approaches for forming semiconductor device cavities. One method may include providing a set of semiconductor structures defining an opening, wherein the opening has a first opening width along an upper portion of the opening and a second opening width along a lower portion of the opening, the first opening width being greater than the second opening width. The method may further include forming a blocking layer along the set of semiconductor structures by delivering a material at a non-zero angle of inclination relative to a normal extending perpendicular from a top surface of the set of semiconductor structures. The blocking layer may be formed along the upper portion of the opening without being formed along the lower portion of the opening, and wherein an opening through the blocking layer is present above the opening.Type: ApplicationFiled: February 16, 2022Publication date: August 17, 2023Applicant: Applied Materials, Inc.Inventors: Armin Saeedi Vahdat, Yan Zhang, John Hautala
-
Publication number: 20230135735Abstract: A method may include providing a set of features in a mask layer, wherein a given feature comprises a first dimension along a first direction, second dimension along a second direction, orthogonal to the first direction, and directing an angled ion beam to a first side region of the set of features in a first exposure, wherein the first side region is etched a first amount along the first direction. The method may include directing an angled deposition beam to a second side region of the set of features in a second exposure, wherein a protective layer is formed on the second side region, the second side region being oriented perpendicularly with respect to the first side region. The method may include directing the angled ion beam to the first side region in a third exposure, wherein the first side region is etched a second amount along the first direction.Type: ApplicationFiled: December 27, 2022Publication date: May 4, 2023Applicant: APPLIED Materials, Inc.Inventor: John Hautala
-
Publication number: 20230119618Abstract: A semiconductor manufacturing process and semiconductor device having an airgap to isolate bottom implant portions of a substrate from upper source and drain device structure to reduce bottom current leakage and parasitic capacitance with an improved scalability on n-to-p spacing scaling. The disclosed device can be implanted to fabricate nanosheet FET and other such semiconductor device. The airgap is formed by etching into the substrate, below a trench in a vertical and horizontal direction. The trench is then filled with dielectric and upper device structure formed on either side of the dielectric filler trench.Type: ApplicationFiled: October 15, 2021Publication date: April 20, 2023Applicant: Applied Materials, Inc.Inventors: Armin Saeedi Vahdat, John Hautala, Johannes M. van Meer
-
Publication number: 20230087442Abstract: A method may include providing an array of patterned features on a substrate, the array of patterned features characterized by a spacing. The method may include directing a sputtering species in a first exposure to the array of patterned features, wherein an upper portion of a patterned feature of the array of patterned features forms a protrusion, extending towards an adjacent patterned feature, of the array of patterned features. The method may also include directing a depositing species in a second exposure to the array of patterned features, wherein an array of voids is formed between adjacent patterned features.Type: ApplicationFiled: January 5, 2022Publication date: March 23, 2023Applicant: Applied Materials, Inc.Inventors: John Hautala, Charith Nanayakkara
-
Patent number: 11574800Abstract: A workpiece processing apparatus allowing independent control of the voltage applied to the shield ring and the workpiece is disclosed. The workpiece processing apparatus includes a platen. The platen includes a dielectric material on which a workpiece is disposed. A bias electrode is disposed beneath the dielectric material. A shield ring, which is constructed from a metal, ceramic, semiconductor or dielectric material, is arranged around the perimeter of the workpiece. A ring electrode is disposed beneath the shield ring. The ring electrode and the bias electrode may be separately powered. This allows the surface voltage of the shield ring to match that of the workpiece, which causes the plasma sheath to be flat. Additionally, the voltage applied to the shield ring may be made different from that of the workpiece to compensate for mismatches in geometries. This improves uniformity of incident angles along the outer edge of the workpiece.Type: GrantFiled: April 17, 2020Date of Patent: February 7, 2023Assignee: Varian Semiconductor Equipment Associates, Inc.Inventors: Alexandre Likhanskii, Maureen Petterson, John Hautala, Anthony Renau, Christopher A. Rowland, Costel Biloiu
-
Patent number: 11569095Abstract: A method may include providing a set of features in a mask layer, wherein a given feature comprises a first dimension along a first direction, second dimension along a second direction, orthogonal to the first direction, and directing an angled ion beam to a first side region of the set of features in a first exposure, wherein the first side region is etched a first amount along the first direction. The method may include directing an angled deposition beam to a second side region of the set of features in a second exposure, wherein a protective layer is formed on the second side region, the second side region being oriented perpendicularly with respect to the first side region. The method may include directing the angled ion beam to the first side region in a third exposure, wherein the first side region is etched a second amount along the first direction.Type: GrantFiled: May 24, 2021Date of Patent: January 31, 2023Assignee: APPLIED Materials, Inc.Inventor: John Hautala
-
Publication number: 20230020164Abstract: A method of patterning a substrate. The method may include providing a surface feature on the substrate, the surface feature having a first dimension along a first direction within a substrate plane, and a second dimension along a second direction within the substrate plane, wherein the second direction is perpendicular to the first direction; and directing first ions in a first exposure to the surface feature along the first direction at a non-zero angle of incidence with respect to a perpendicular to the substrate plane, in a presence of a reactive ambient containing a reactive species; wherein the first exposure etches the surface feature along the first direction, wherein after the directing, the surface feature retains the second dimension along the second direction, and wherein the surface feature has a third dimension along the first direction different than the first dimension.Type: ApplicationFiled: September 23, 2022Publication date: January 19, 2023Applicant: Varian Semiconductor Equipment Associates, Inc.Inventors: Simon Ruffell, John Hautala, Adam Brand, Huixiong Dai