Patents by Inventor Jong-Hyun Nam

Jong-Hyun Nam has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9324688
    Abstract: An embedded package includes a first semiconductor chip embedded in a package substrate, a second semiconductor chip disposed over a first surface of the package substrate, and a group of external connection joints disposed on the first surface of the package substrate and between a sidewall of the second semiconductor chip and an edge of the embedded package. Related memory cards and related electronic systems are also provided.
    Type: Grant
    Filed: May 8, 2014
    Date of Patent: April 26, 2016
    Assignee: SK HYNIX INC.
    Inventors: Ki Jun Sung, Seung Jee Kim, Jong Hyun Nam, Sang Yong Lee, Young Geun Yoo
  • Patent number: 9293443
    Abstract: A chip stack package includes a first chip disposed over a substrate, a second chip disposed over the first chip and having an overhang, and a first supporter attached to a bottom surface of the overhang of the second chip and a sidewall of the first chip. The overhang of the second chip protrudes from the sidewall of the first chip.
    Type: Grant
    Filed: May 27, 2014
    Date of Patent: March 22, 2016
    Assignee: SK HYNIX INC.
    Inventor: Jong Hyun Nam
  • Patent number: 9209150
    Abstract: Embedded packages are provided. The embedded package includes a chip attached to a first surface of a core layer, a plurality of bumps on a surface of the chip opposite to the core layer, and a first insulation layer surrounding the core layer, the chip and the plurality of bumps. The first insulation layer has a trench disposed in a portion of the first insulation layer to expose the plurality of bumps.
    Type: Grant
    Filed: November 20, 2013
    Date of Patent: December 8, 2015
    Assignee: SK Hynix Inc.
    Inventors: Sang Yong Lee, Qwan Ho Chung, Seung Jee Kim, Jong Hyun Nam, Si Han Kim
  • Patent number: 9209146
    Abstract: An electronic device package includes a bump having a post disposed on a contact portion of a semiconductor chip and an enlarged portion laterally protruded from an upper portion of the post; an interconnection portion having a locking portion that substantially surrounds the enlarged portion and an upper sidewall of the post; and a dielectric layer substantially surrounding the bump and the locking portion to separate the interconnection portion from the semiconductor chip.
    Type: Grant
    Filed: November 4, 2014
    Date of Patent: December 8, 2015
    Assignee: SK Hynix Inc.
    Inventors: Seung Jee Kim, Qwan Ho Chung, Jong Hyun Nam, Si Han Kim, Sang Yong Lee, Seong Cheol Shin
  • Patent number: 9184147
    Abstract: A stacked semiconductor chip includes a main substrate supporting a semiconductor chip module, wherein the semiconductor module comprises at least two sub semiconductor chip modules each having a sub substrate in which a first semiconductor chip is embedded and at least two second semiconductor chips are stacked on the sub substrate.
    Type: Grant
    Filed: June 16, 2014
    Date of Patent: November 10, 2015
    Assignee: SK Hynix Inc.
    Inventors: Jin Ho Bae, Ki Young Kim, Jong Hyun Nam
  • Patent number: 9153557
    Abstract: A chip stack embedded package includes a first dielectric layer having a multistep cavity therein, a first plurality of semiconductor chips disposed in a first level of the multistep cavity, a second plurality of semiconductor chips disposed in a second level of the multistep cavity, and a second dielectric layer filling the multistep cavity to cover the first and second pluralities of semiconductor chips.
    Type: Grant
    Filed: August 5, 2014
    Date of Patent: October 6, 2015
    Assignee: SK Hynix Inc.
    Inventors: Ki Jun Sung, Seung Jee Kim, Jong Hyun Nam, Sang Yong Lee, Young Geun Yoo
  • Publication number: 20150255427
    Abstract: A chip stack embedded package includes a first dielectric layer having a multistep cavity therein, a first plurality of semiconductor chips disposed in a first level of the multistep cavity, a second plurality of semiconductor chips disposed in a second level of the multistep cavity, and a second dielectric layer filling the multistep cavity to cover the first and second pluralities of semiconductor chips.
    Type: Application
    Filed: August 5, 2014
    Publication date: September 10, 2015
    Inventors: Ki Jun SUNG, Seung Jee KIM, Jong Hyun NAM, Sang Yong LEE, Young Geun YOO
  • Publication number: 20150194410
    Abstract: A chip stack package includes a first chip disposed over a substrate, a second chip disposed over the first chip and having an overhang, and a first supporter attached to a bottom surface of the overhang of the second chip and a sidewall of the first chip. The overhang of the second chip protrudes from the sidewall of the first chip.
    Type: Application
    Filed: May 27, 2014
    Publication date: July 9, 2015
    Applicant: SK hynix Inc.
    Inventor: Jong Hyun NAM
  • Publication number: 20150179608
    Abstract: An embedded package includes a first semiconductor chip embedded in a package substrate, a second semiconductor chip disposed over a first surface of the package substrate, and a group of external connection joints disposed on the first surface of the package substrate and between a sidewall of the second semiconductor chip and an edge of the embedded package. Related memory cards and related electronic systems are also provided.
    Type: Application
    Filed: May 8, 2014
    Publication date: June 25, 2015
    Applicant: SK HYNIX INC.
    Inventors: Ki Jun SUNG, Seung Jee KIM, Jong Hyun NAM, Sang Yong LEE, Young Geun YOO
  • Publication number: 20150056755
    Abstract: An electronic device package includes a bump having a post disposed on a contact portion of a semiconductor chip and an enlarged portion laterally protruded from an upper portion of the post; an interconnection portion having a locking portion that substantially surrounds the enlarged portion and an upper sidewall of the post; and a dielectric layer substantially surrounding the bump and the locking portion to separate the interconnection portion from the semiconductor chip.
    Type: Application
    Filed: November 4, 2014
    Publication date: February 26, 2015
    Inventors: Seung Jee KIM, Qwan Ho CHUNG, Jong Hyun NAM, Si Han KIM, Sang Yong LEE, Seong Cheol SHIN
  • Publication number: 20150004754
    Abstract: Semiconductor chips are provided. The semiconductor chip includes a semiconductor chip body having an arch-shaped groove in a backside thereof and a non-conductive material pattern filling the arch-shaped groove. Related methods are also provided.
    Type: Application
    Filed: September 17, 2014
    Publication date: January 1, 2015
    Inventor: Jong Hyun NAM
  • Publication number: 20140367851
    Abstract: Embedded packages are provided. The embedded package includes a chip attached to a first surface of a core layer, a plurality of bumps on a surface of the chip opposite to the core layer, and a first insulation layer surrounding the core layer, the chip and the plurality of bumps. The first insulation layer has a trench disposed in a portion of the first insulation layer to expose the plurality of bumps.
    Type: Application
    Filed: November 20, 2013
    Publication date: December 18, 2014
    Applicant: SK HYNIX INC.
    Inventors: Sang Yong LEE, Qwan Ho CHUNG, Seung Jee KIM, Jong Hyun NAM, Si Han KIM
  • Patent number: 8907487
    Abstract: An electronic device package includes a bump having a post disposed on a contact portion of a semiconductor chip and an enlarged portion laterally protruded from an upper portion of the post; an interconnection portion having a locking portion that substantially surrounds the enlarged portion and an upper sidewall of the post; and a dielectric layer substantially surrounding the bump and the locking portion to separate the interconnection portion from the semiconductor chip.
    Type: Grant
    Filed: September 14, 2012
    Date of Patent: December 9, 2014
    Assignee: SK Hynix Inc.
    Inventors: Seung Jee Kim, Qwan Ho Chung, Jong Hyun Nam, Si Han Kim, Sang Yong Lee, Seong Cheol Shin
  • Patent number: 8866269
    Abstract: Semiconductor chips are provided. The semiconductor chip includes a semiconductor chip body having an arch-shaped groove in a backside thereof and a non-conductive material pattern filling the arch-shaped groove. Related methods are also provided.
    Type: Grant
    Filed: December 18, 2012
    Date of Patent: October 21, 2014
    Assignee: SK Hynix Inc.
    Inventor: Jong Hyun Nam
  • Publication number: 20140291840
    Abstract: A stacked semiconductor chip includes a main substrate supporting a semiconductor chip module, wherein the semiconductor module comprises at least two sub semiconductor chip modules each having a sub substrate in which a first semiconductor chip is embedded and at least two second semiconductor chips are stacked on the sub substrate.
    Type: Application
    Filed: June 16, 2014
    Publication date: October 2, 2014
    Inventors: Jin Ho BAE, Ki Young KIM, Jong Hyun NAM
  • Patent number: 8791558
    Abstract: A stacked semiconductor chip includes a main substrate supporting a semiconductor chip module, wherein the semiconductor module comprises at least two sub semiconductor chip modules each having a sub substrate in which a first semiconductor chip is embedded and at least two second semiconductor chips are stacked on the sub substrate.
    Type: Grant
    Filed: December 29, 2010
    Date of Patent: July 29, 2014
    Assignee: SK Hynix Inc.
    Inventors: Jin Ho Bae, Ki Young Kim, Jong Hyun Nam
  • Patent number: 8637098
    Abstract: A natural plant extract composition for the recovery and prevention of hyperlipidemia and stroke, a natural tea comprising the same as an active ingredient, and a method for preparing the natural tea. The natural plant extract composition contains a Cassia tora extract and an Albizzia julibrissin extract. The natural plant extract composition can lower the blood cholesterol level to prevent arteriosclerosis and also can prevent stroke, which is caused by the increase in the blood cholesterol content. Also, it can help recovery from the disease through the continued drinking thereof even after the onset of the disease, and when prepared into a drink, it is easy to drink so that it can be taken at ordinary times, and thus is effective for the prevention and treatment of hyperlipidemia and stroke.
    Type: Grant
    Filed: September 23, 2008
    Date of Patent: January 28, 2014
    Inventor: Jong Hyun Nam
  • Publication number: 20140015115
    Abstract: Semiconductor chips are provided. The semiconductor chip includes a semiconductor chip body having an arch-shaped groove in a backside thereof and a non-conductive material pattern filling the arch-shaped groove. Related methods are also provided.
    Type: Application
    Filed: December 18, 2012
    Publication date: January 16, 2014
    Applicant: SK HYNIX INC.
    Inventor: Jong Hyun NAM
  • Publication number: 20130334683
    Abstract: An electronic device package includes a bump having a post disposed on a contact portion of a semiconductor chip and an enlarged portion laterally protruded from an upper portion of the post; an interconnection portion having a locking portion that substantially surrounds the enlarged portion and an upper sidewall of the post; and a dielectric layer substantially surrounding the bump and the locking portion to separate the interconnection portion from the semiconductor chip.
    Type: Application
    Filed: September 14, 2012
    Publication date: December 19, 2013
    Applicant: SK HYNIX INC.
    Inventors: Seung Jee KIM, Qwan Ho CHUNG, Jong Hyun NAM, Si Han KIM, Sang Yong LEE, Seong Cheol SHIN
  • Publication number: 20130334685
    Abstract: An embedded package that may be realized by surrounding a semiconductor chip (or a semiconductor die) in a package substrate. A semiconductor chip of an embedded package may be electrically connected to external connection terminals through interconnection wires instead of bumps, and the interconnection wires may be formed using a wire bonding process. A high reliability embedded package results.
    Type: Application
    Filed: September 13, 2012
    Publication date: December 19, 2013
    Applicant: SK HYNIX INC.
    Inventors: Si Han KIM, Qwan Ho CHUNG, Seung Jee KIM, Jong Hyun NAM, Sang Yong LEE