Patents by Inventor Jong-Pyo Kim

Jong-Pyo Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7153786
    Abstract: Methods of fabricating a lanthanum oxide layer, and methods of fabricating a MOSFET and/or a capacitor especially adapted for semiconductor applications using such a lanthanum oxide layer are disclosed. The methods include a preliminary step of disposing a semiconductor substrate into a chamber. Tris(bis(trimethylsilyl)amino)Lanthanum as a lanthanum precursor is then injected into the chamber such that the lanthanum precursor is chemisorbed on the semiconductor substrate. Then, after carrying out a first purge of the chamber, at least one oxidizer is injected into the chamber such that the oxidizer is chemisorbed with the lanthanum precursor on the semiconductor substrate. Then, the chamber is purged a second time.
    Type: Grant
    Filed: January 12, 2005
    Date of Patent: December 26, 2006
    Assignee: Samsung Electronics, Co., Ltd.
    Inventors: Jong-Pyo Kim, Jung-Hyun Lee, Bum-Seok Seo, Jung-Hyoung Lee
  • Publication number: 20060257563
    Abstract: There are provided methods of fabricating a silicon-doped metal oxide layer on a semiconductor substrate using an atomic layer deposition technique. The methods include an operation of repeatedly performing a metal oxide layer formation cycle K times and an operation of repeatedly performing a silicon-doped metal oxide layer formation cycle Q times. At least one of the values K and Q is an integer of 2 or more. K and Q are integers ranging from 1 to about 10 respectively. The metal oxide layer formation cycle includes the steps of supplying a metal source gas to a reactor containing the substrate, and then injecting an oxide gas into the reactor. The silicon-doped metal oxide layer formation cycle includes supplying a metal source gas including silicon into a reactor containing the substrate, and then injecting an oxide gas into the reactor.
    Type: Application
    Filed: January 11, 2006
    Publication date: November 16, 2006
    Inventors: Seok-Joo Doh, Shi-Woo Rhee, Jong-Pyo Kim, Jung-Hyoung Lee, Jong-Ho Lee, Yun-Seok Kim
  • Publication number: 20060157750
    Abstract: Provided is a semiconductor device having an etch-resistant L-shaped spacer and a fabrication method thereof. The semiconductor device comprises a semiconductor substrate, a gate insulating layer formed on the semiconductor substrate, a gate electrode formed on the gate insulating layer, an L-shaped lower spacer conformally formed on sidewalls of the gate electrode and a portion of the substrate, an etch-resistant L-shaped spacer conformally formed on the L-shaped lower spacer, low-concentration source/drain regions aligned to sides of sidewall portions of the L-shaped lower spacer and formed within the substrate, and high-concentration source/drain regions aligned to sides of a bottom portions of the etch-resistant L-shaped spacer and formed within the substrate.
    Type: Application
    Filed: June 30, 2005
    Publication date: July 20, 2006
    Inventors: Jong-pyo Kim, Young-gun Ko, Jong-ho Yang
  • Patent number: 7041990
    Abstract: An input parameter monitoring apparatus is disclosed wherein input parameters for ion implantation can be stored in a database during an ion implantation process, thereby allowing a user to monitor the operational history from a remote location. A method of monitoring input parameters created during an ion implantation process in a semiconductor fabricating device includes collecting log data generated by a plurality of ion implantation devices, listing the collected log data in a database in chronological order and updating the database substantially contemporaneously during said process. The log data can be processed to enable textual or graphical display. A LAN connects a local computer connected via input ports to plural ion-imp devices and a remote computer, thereby enabling remote computer monitoring of the operational process and possibly interaction.
    Type: Grant
    Filed: June 27, 2002
    Date of Patent: May 9, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jong-Pyo Kim, Mun-Hee Lee
  • Publication number: 20060054980
    Abstract: A dielectric multilayer structure of a microelectronic device, in which a leakage current characteristic and a dielectric constant are improved, is provided in an embodiment. The dielectric multilayer structure includes a lower dielectric layer, which is made of amorphous silicate (M1-xSixOy) or amorphous silicate nitride (M1-xSixOyNz), and an upper dielectric layer which is formed on top of the lower dielectric layer and which is made of amorphous metal oxide (M?Oy) or amorphous metal oxynitride (M?OyNz).
    Type: Application
    Filed: September 13, 2005
    Publication date: March 16, 2006
    Inventors: Jong-Pyo Kim, Jong-Ho Lee, Hyung-Suk Jung, Jung-Hyoung Lee
  • Publication number: 20060022252
    Abstract: There are provided a nonvolatile memory device and a method of fabricating the same. A gate region of the nonvolatile memory device is formed as a stack structure including a tunnel oxide layer, a trapping layer, a blocking layer and a control gate electrode. The trapping layer is formed of a high-k dielectric having a higher dielectric constant than that of the tunnel oxide layer. When the trapping layer is formed of high-k dielectric, an EOT in a same thickness can be reduced, and excitation of electrons of the control gate electrode to the tunnel oxide layer due to a high potential barrier relative to the tunnel oxide layer is prevented so that program and erase voltages can be further reduced. As such, a problem that the tunnel oxide layer is damaged due to the conventional high program and erase voltages can be solved by reducing the program and erase voltages, and program and erase speeds of the transistor can be further improved.
    Type: Application
    Filed: July 29, 2005
    Publication date: February 2, 2006
    Inventors: Seok-Joo Doh, Jong-Pyo Kim, Jong-Ho Lee, Ki-Chul Kim
  • Publication number: 20050255246
    Abstract: There are provided methods of fabricating a metal silicate layer on a semiconductor substrate using an atomic layer deposition technique. The methods include performing a metal silicate layer formation cycle at least one time in order to form a metal silicate layer having a desired thickness. The metal silicate layer formation cycle includes an operation of repeatedly performing a metal oxide layer formation cycle K times and an operation of repeatedly performing a silicon oxide layer formation cycle Q times. K and Q are integers ranging from 1 to 10 respectively. The metal oxide layer formation cycle includes the steps of supplying a metal source gas to a reactor containing the substrate, exhausting the metal source gas remaining in a reactor to clean the inside of the reactor, and then supplying an oxide gas into the reactor.
    Type: Application
    Filed: May 12, 2005
    Publication date: November 17, 2005
    Inventors: Yun-Seok Kim, Jong-Pyo Kim, Ha-Jin Lim, Jae-Eun Park, Hyung-Suk Jung, Jong-Ho Lee, Jong-Ho Yang
  • Publication number: 20050156256
    Abstract: Methods of fabricating a lanthanum oxide layer, and methods of fabricating a MOSFET and/or a capacitor especially adapted for semiconductor applications using such a lanthanum oxide layer are disclosed. The methods include a preliminary step of disposing a semiconductor substrate into a chamber. Tris(bis(trimethylsilyl)amino)Lanthanum as a lanthanum precursor is then injected into the chamber such that the lanthanum precursor is chemisorbed on the semiconductor substrate. Then, after carrying out a first purge of the chamber, at least one oxidizer is injected into the chamber such that the oxidizer is chemisorbed with the lanthanum precursor on the semiconductor substrate. Then, the chamber is purged a second time.
    Type: Application
    Filed: January 12, 2005
    Publication date: July 21, 2005
    Inventors: Jong-Pyo Kim, Jung-Hyun Lee, Bum-Seok Seo, Jung-Hyoung Lee
  • Publication number: 20030001111
    Abstract: An input parameter monitoring apparatus is disclosed wherein input parameters for ion implantation can be stored in a database during an ion implantation process, thereby allowing a user to monitor the operational history from a remote location. A method of monitoring input parameters created during an ion implantation process in a semiconductor fabricating device includes collecting log data generated by a plurality of ion implantation devices, listing the collected log data in a database in chronological order and updating the database substantially contemporaneously during said process. The log data can be processed to enable textual or graphical display. A LAN connects a local computer connected via input ports to plural ion-imp devices and a remote computer, thereby enabling remote computer monitoring of the operational process and possibly interaction.
    Type: Application
    Filed: June 27, 2002
    Publication date: January 2, 2003
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jong-Pyo Kim, Mun-Hee Lee
  • Publication number: 20020038782
    Abstract: The present invention is directed to a plate-and-frame type membrane module inserted durable balls using vortex flow, and the membrane module can reduce concentration polarization, cake or gel layer and membrane fouling which generally occur in processes using plate-and-frame type membrane. Thus, the use of a membrane module according to the present invention can prolong the period for cleaning of a membrane module and the exchange period of a membrane module, as well as maximize a passing amount without decreasing a quality of permeate.
    Type: Application
    Filed: August 6, 2001
    Publication date: April 4, 2002
    Inventors: Jae-Jin Kim, Jong-Pyo Kim