Patents by Inventor Jung Chul Han

Jung Chul Han has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10998051
    Abstract: In a memory controller configured to control a memory device including a plurality of memory blocks, the memory controller comprising: a memory interface configured to exchange data with the memory device; and a pre-program controller configured to perform a read operation on a last page of a program sequence for a plurality of pages in an erase target memory block when the memory device is in an idle state, and perform a pre-program operation on the erase target memory block according to the result obtained by performing the read operation, wherein the erase target memory block is a memory block on which an erase operation is to be performed among the plurality of memory blocks, and wherein the erase operation on the erase target memory block is performed after the pre-program operation is performed.
    Type: Grant
    Filed: April 15, 2019
    Date of Patent: May 4, 2021
    Assignee: SK hynix Inc.
    Inventors: Min Hwan Moon, Seon Ju Lee, Jung Chul Han
  • Publication number: 20200043556
    Abstract: In a memory controller configured to control a memory device including a plurality of memory blocks, the memory controller comprising: a memory interface configured to exchange data with the memory device; and a pre-program controller configured to perform a read operation on a last page of a program sequence for a plurality of pages in an erase target memory block when the memory device is in an idle state, and perform a pre-program operation on the erase target memory block according to the result obtained by performing the read operation, wherein the erase target memory block is a memory block on which an erase operation is to be performed among the plurality of memory blocks, and wherein the erase operation on the erase target memory block is performed after the pre-program operation is performed.
    Type: Application
    Filed: April 15, 2019
    Publication date: February 6, 2020
    Inventors: Min Hwan MOON, Seon Ju LEE, Jung Chul HAN
  • Patent number: 8456912
    Abstract: A nonvolatile memory device includes a page region including a plurality of normal cells and a plurality of auxiliary cells, a detecting unit configured to output a pass signal when at least one cell is programmed with a voltage higher than a reference voltage among program target cells of the page region, a count storing unit configured to store a count in the plurality of auxiliary cells during a first program operation for the page region, wherein the count indicates a total number of program pulses applied to the at least one cell until the pass signal is outputted from the detecting unit, and a voltage setting unit configured to set a program start voltage for a second program operation of the page region based on the count stored in the plurality of auxiliary cells.
    Type: Grant
    Filed: May 10, 2011
    Date of Patent: June 4, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventors: Jung-Chul Han, Seong-Je Park
  • Publication number: 20120218818
    Abstract: A nonvolatile memory device includes a page region including a plurality of normal cells and a plurality of auxiliary cells, a detecting unit configured to output a pass signal when at least one cell is programmed with a voltage higher than a reference voltage among program target cells of the page region, a count storing unit configured to store a count in the plurality of auxiliary cells during a first program operation for the page region, wherein the count indicates a total number of program pulses applied to the at least one cell until the pass signal is outputted from the detecting unit, and a voltage setting unit configured to set a program start voltage for a second program operation of the page region based on the count stored in the plurality of auxiliary cells.
    Type: Application
    Filed: May 10, 2011
    Publication date: August 30, 2012
    Inventors: Jung-Chul HAN, Seong-Je Park
  • Publication number: 20120195117
    Abstract: A data programming method includes the steps of determining whether a threshold voltage distribution of a memory cell, where a first bit value of writing data was programmed, has deviated from a targeted first voltage range, correcting the first bit value through an error correction code if the threshold voltage distribution of the memory cell has deviated from the first voltage range, and programming a corrected first bit value and a second bit value of the writing data to the memory cell.
    Type: Application
    Filed: August 27, 2011
    Publication date: August 2, 2012
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Jung Chul HAN
  • Publication number: 20120198132
    Abstract: A non-volatile memory system includes a memory area including one or more non-volatile memory apparatuses, and a controller includes a buffer for storing program data, and is configured to transmit a program command and the program data to the memory area and delete the program data stored in the buffer as a program operation is started in the memory area.
    Type: Application
    Filed: July 22, 2011
    Publication date: August 2, 2012
    Applicant: Hynix Semiconductor Inc.
    Inventor: Jung Chul HAN
  • Patent number: 8208308
    Abstract: A method of programming a nonvolatile memory device includes an initial data setting step of inputting data for program inhibition to a first latch of a page buffer to which memory cells to be programmed with a second threshold voltage distribution are coupled, a first program and verification step of performing program and verification operations, a first data setting step of, when a program pulse is supplied more than N times (where N is a natural number), inputting data for performing a program operation to the first latch of the page buffer to which the memory cells to be programmed with the second threshold voltage distribution are coupled, and a second program and verification step of performing program and verification operations.
    Type: Grant
    Filed: June 8, 2010
    Date of Patent: June 26, 2012
    Assignee: Hynix Semiconductor Inc.
    Inventors: Jung Chul Han, Seong Je Park
  • Patent number: 8174903
    Abstract: A method of operating a nonvolatile memory device, including a memory cell array, which further includes a drain select transistor, a memory cell string, and a source select transistor coupled between a bit line and a source line, where the method includes precharging the bit line, setting the memory cell string in a ground voltage state, coupling the memory cell string and the bit line together and supplying a read voltage or a verification voltage to a selected memory cell of the memory cell string, and coupling the memory cell string and the source line together in order to change a voltage level of the bit line in response to a threshold voltage of the selected memory cell.
    Type: Grant
    Filed: May 28, 2010
    Date of Patent: May 8, 2012
    Assignee: Hynix Semiconductor Inc.
    Inventors: Jung Chul Han, Seong Je Park
  • Patent number: 8174896
    Abstract: A nonvolatile memory device comprises a page buffer unit, a counter, a program pulse application number storage unit, and a program start voltage setting unit. The page buffer is configured to output a 1-bit pass signal when a cell programmed to exceed a reference voltage, from among target program cells included in a single page, exists. The counter is configured to count a number of program pulses applied to determine a program pulse application number. The program pulse application number storage unit is configured to store a number of program pulses applied until the 1-bit pass signal is received during a program operation for a first page. The program start voltage setting unit is configured to set a program start voltage for a second page based on the stored program pulse application number.
    Type: Grant
    Filed: December 28, 2009
    Date of Patent: May 8, 2012
    Assignee: Hynix Semiconductor Inc.
    Inventors: Kyu Hee Lim, Seong Je Park, Jung Chul Han
  • Publication number: 20120008393
    Abstract: An operation method of a nonvolatile memory device includes reading information of an erase target block, and performing an erase operation by using a starting erase bias corresponding to the information.
    Type: Application
    Filed: December 21, 2010
    Publication date: January 12, 2012
    Inventors: Jung-Chul HAN, Tai-Kyu Kang
  • Patent number: 7965553
    Abstract: A method of verifying a program operation in a non-volatile memory device includes performing a program operation, verifying whether or not each of a plurality of program target memory cells is programmed to a voltage higher than a verifying voltage, counting a number of fail status bits in response to determining that a fail status memory cell is not programmed with a voltage higher than the verifying voltage based on the verified result, and setting data so that a plurality of page buffers each output a pass signal when the number of the fail status bits is smaller than a number of error correction code (ECC) processing bits.
    Type: Grant
    Filed: May 20, 2009
    Date of Patent: June 21, 2011
    Assignee: Hynix Semiconductor Inc.
    Inventor: Jung Chul Han
  • Patent number: 7898872
    Abstract: In an operating method in a read or verification operation of a nonvolatile memory device, selected bit lines are precharged to a logic high level and, at the same time, unselected bit lines are discharged to a logic low level. The selected and unselected bit lines are connected to respective memory cell strings and, concurrently, word lines are supplied with a pass voltage. The connection between the selected and unselected bit lines and the respective memory cell strings is shut off and, concurrently, a selected word line is supplied with a ground voltage. The selected and unselected bit lines and the respective memory cell strings are coupled together and, concurrently, a selected word line is supplied with a reference voltage and an unselected word line is supplied with the pass voltage.
    Type: Grant
    Filed: May 27, 2009
    Date of Patent: March 1, 2011
    Assignee: Hynix Semiconductor Inc.
    Inventor: Jung Chul Han
  • Publication number: 20100329020
    Abstract: A method of programming a nonvolatile memory device includes an initial data setting step of inputting data for program inhibition to a first latch of a page buffer to which memory cells to be programmed with a second threshold voltage distribution are coupled, a first program and verification step of performing program and verification operations, a first data setting step of, when a program pulse is supplied more than N times (where N is a natural number), inputting data for performing a program operation to the first latch of the page buffer to which the memory cells to be programmed with the second threshold voltage distribution are coupled, and a second program and verification step of performing program and verification operations.
    Type: Application
    Filed: June 8, 2010
    Publication date: December 30, 2010
    Inventors: Jung Chul HAN, Seong Je Park
  • Publication number: 20100306582
    Abstract: A method of operating a nonvolatile memory device includes performing a program operation on memory cells included in a selected page, checking whether a verification operation for the programmed memory cells is passed or failed by performing the verification operation, counting a number of error bits for the selected page, if the verification operation is failed, performing an error checking and correction (ECC) algorithm using an error correction circuit, if the counted number of error bits is less than or equal to a number of correctable bits, and storing the counted number of error bits in a specific one of a plurality of memory blocks.
    Type: Application
    Filed: May 13, 2010
    Publication date: December 2, 2010
    Inventors: Jung Chul Han, Byoung Kwan Jeong
  • Publication number: 20100302868
    Abstract: A method of operating a nonvolatile memory device, including a memory cell array, which further includes a drain select transistor, a memory cell string, and a source select transistor coupled between a bit line and a source line, where the method includes precharging the bit line, setting the memory cell string in a ground voltage state, coupling the memory cell string and the bit line together and supplying a read voltage or a verification voltage to a selected memory cell of the memory cell string, and coupling the memory cell string and the source line together in order to change a voltage level of the bit line in response to a threshold voltage of the selected memory cell.
    Type: Application
    Filed: May 28, 2010
    Publication date: December 2, 2010
    Inventors: Jung Chul Han, Seong Je Park
  • Publication number: 20100226171
    Abstract: A method of programming a nonvolatile memory device includes receiving a program command, performing program and verification operations in response to each of a number of program pulse, and performing an n number of program operations, where n is a positive integer and at least one verification operation for the n program operations has been omitted.
    Type: Application
    Filed: December 31, 2009
    Publication date: September 9, 2010
    Inventor: Jung Chul HAN
  • Publication number: 20100195400
    Abstract: A nonvolatile memory device comprises a page buffer unit, a counter, a program pulse application number storage unit, and a program start voltage setting unit. The page buffer is configured to output a 1-bit pass signal when a cell programmed to exceed a reference voltage, from among target program cells included in a single page, exists. The counter is configured to count a number of program pulses applied to determine a program pulse application number. The program pulse application number storage unit is configured to store a number of program pulses applied until the 1-bit pass signal is received during a program operation for a first page. The program start voltage setting unit is configured to set a program start voltage for a second page based on the stored program pulse application number.
    Type: Application
    Filed: December 28, 2009
    Publication date: August 5, 2010
    Inventors: Kyu Hee Lim, Seong Je Park, Jung Chul Han
  • Publication number: 20100182844
    Abstract: In an operating method in a read or verification operation of a nonvolatile memory device, selected bit lines are precharged to a logic high level and, at the same time, unselected bit lines are discharged to a logic low level. The selected and unselected bit lines are connected to respective memory cell strings and, concurrently, word lines are supplied with a pass voltage. The connection between the selected and unselected bit lines and the respective memory cell strings is shut off and, concurrently, a selected word line is supplied with a ground voltage. The selected and unselected bit lines and the respective memory cell strings are coupled together and, concurrently, a selected word line is supplied with a reference voltage and an unselected word line is supplied with the pass voltage.
    Type: Application
    Filed: May 27, 2009
    Publication date: July 22, 2010
    Inventor: Jung Chul HAN
  • Publication number: 20090290418
    Abstract: A method of verifying a program operation in a non-volatile memory device includes performing a program operation, verifying whether or not each of a plurality of program target memory cells is programmed to a voltage higher than a verifying voltage, counting a number of fail status bits in response to determining that a fail status memory cell is not programmed with a voltage higher than the verifying voltage based on the verified result, and setting data so that a plurality of page buffers each output a pass signal when the number of the fail status bits is smaller than a number of error correction code (ECC) processing bits.
    Type: Application
    Filed: May 20, 2009
    Publication date: November 26, 2009
    Inventor: Jung Chul HAN
  • Patent number: 7570526
    Abstract: A memory device includes a main memory cell having a plurality of first memory cells for storing data, wherein a special block for storing a column address corresponding to a first memory cell having at least one failure is disposed in a part of area of the main memory cell; a start address block configured to store address information initiated by the special block of the main memory cell; and a repair information block configured to provisionally store the column address stored in the special block, and to output a repair controlling signal when operating the memory device.
    Type: Grant
    Filed: December 28, 2006
    Date of Patent: August 4, 2009
    Assignee: Hynix Semiconductor Inc.
    Inventor: Jung Chul Han