Patents by Inventor Jung Geun Kim

Jung Geun Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7713867
    Abstract: A semiconductor device includes contact plugs formed in contact holes defined in an interlayer dielectric. Upper portions of the contact plugs are etched. A first barrier layer is formed on a surface of the interlayer dielectric including the contact plugs. A second barrier layer is formed on the first barrier layer over the interlayer dielectric. The second barrier layer has lower compatibility with a metallic material than the first barrier layer. A first metal layer is formed over the first and second barrier layers. The first metal layer, the first barrier layer and the second barrier layer are then patterned.
    Type: Grant
    Filed: March 21, 2008
    Date of Patent: May 11, 2010
    Assignee: Hynix Semiconductor Inc.
    Inventors: Seung Hee Hong, Jung Geun Kim, Eun Soo Kim
  • Patent number: 7682967
    Abstract: A method of forming a metal wire in a semiconductor device is disclosed The method includes the steps of etching an insulating layer formed on a semiconductor substrate to form a dual damascene pattern, forming a barrier metal layer in the dual damascene pattern, forming a metal layer on the barrier metal layer, and filling the dual damascene pattern with a conductive material to form a metal wire.
    Type: Grant
    Filed: May 10, 2007
    Date of Patent: March 23, 2010
    Assignee: Hynix Semiconductor Inc.
    Inventors: Eun Soo Kim, Jung Geun Kim, Suk Joong Kim
  • Patent number: 7682904
    Abstract: The present invention relates to a method of fabricating a flash memory device and includes forming an air-gap having a low dielectric constant between word lines and floating gates. Further, a tungsten nitride (WN) layer is formed on sidewalls of a tungsten (W) layer for a control gate. Hence, the cross section of the control gate that is finally formed can be increased while preventing abnormal oxidization of the tungsten layer in a subsequent annealing process. The method of the present invention can improve interference between neighboring word lines and, thus improve the reliability of a device. Accordingly, a robust high-speed device can be implemented.
    Type: Grant
    Filed: June 2, 2008
    Date of Patent: March 23, 2010
    Assignee: Hynix Semiconductor Inc.
    Inventors: Eun Soo Kim, Jung Geun Kim, Suk Joong Kim
  • Patent number: 7629213
    Abstract: A method of manufacturing a flash memory device includes the steps of forming gate patterns for cells and gate patterns for select transistors over a semiconductor substrate, forming a buffer insulating layer on the resulting surface including the gate patterns, forming an insulating layer to form void in spaces between the gate patterns for cells, forming a nitride layer on the insulating layer, and forming a spacer on one side of each of the gate patterns for select transistors by a spacer etch process.
    Type: Grant
    Filed: December 29, 2006
    Date of Patent: December 8, 2009
    Assignee: Hynix Semiconductor Inc.
    Inventors: Whee Won Cho, Jung Geun Kim, Seong Hwan Myung, Cheol Mo Jeong
  • Publication number: 20090283818
    Abstract: A flash memory device includes an isolation layer formed on an isolation region of a semiconductor substrate, a tunnel insulating layer formed on an active region of the semiconductor substrate, a first conductive layer formed over the tunnel insulating layer, a dielectric layer formed on the first conductive layer and the isolation layer, the dielectric layer having a groove for exposing the isolation layer, a trench formed on the isolation layer and exposed through the groove, and a second conductive layer formed over the dielectric layer the trench.
    Type: Application
    Filed: May 13, 2009
    Publication date: November 19, 2009
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventors: Whee Won Cho, Nam Woo So, Cheol Mo Jeong, Jung Geun Kim, Eun Gyeong Jang
  • Publication number: 20090189868
    Abstract: A method for providing a user interface (UI) and a multimedia apparatus using the same in which, if a multipoint stroke in which at least two strokes are concurrently input is detected on the touch screen, the touch screen performs a function corresponding to the multipoint stroke. A user can touch the touch screen to perform functions of various types using such a multipoint stroke.
    Type: Application
    Filed: July 1, 2008
    Publication date: July 30, 2009
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jong-sung JOO, Bo-eun Park, Jung-geun Kim
  • Patent number: 7557033
    Abstract: A method of forming a metal line of a semiconductor memory device includes the steps of forming plugs of a damascene structure in a first interlayer insulating layer over a semiconductor substrate, forming a barrier metal layer, a metal layer and an anti-reflection layer on the resulting surface, etching the anti-reflection layer, the metal layer, and the barrier metal layer according a specific pattern, and forming an insulating layer on sidewalls of the metal layer.
    Type: Grant
    Filed: December 27, 2006
    Date of Patent: July 7, 2009
    Assignee: Hynix Semiconductor Inc.
    Inventors: Eun Soo Kim, Seung Hee Hong, Cheol Mo Jeong, Jung Geun Kim
  • Patent number: 7521319
    Abstract: A method of forming a gate of a flash memory device, including the steps of forming a gate on a semiconductor substrate and forming an oxide layer on the entire surface of the gate, forming a nitride layer on a sidewall of the oxide layer in a spacer form, performing a polishing process so that a top surface of the gate is exposed, and then stripping the nitride layer to form an opening, forming a barrier metal layer on a sidewall of the opening, and forming a tungsten layer in the opening.
    Type: Grant
    Filed: December 28, 2006
    Date of Patent: April 21, 2009
    Assignee: Hynix Semiconductor Inc.
    Inventors: Cheol Mo Jeong, Whee Won Cho, Jung Geun Kim, Seong Hwan Myung
  • Publication number: 20090098740
    Abstract: The invention discloses a method of forming an isolation layer in a semiconductor device. The method includes providing a semiconductor substrate having a trench formed therein; forming a first insulating layer in the trench; and forming a densified second insulating layer on the first insulating layer. In the above method, a void is not generated in the isolation layer so a bending phenomenon of an active region can be reduced or prevented to improve an electrical characteristic of the semiconductor.
    Type: Application
    Filed: June 27, 2008
    Publication date: April 16, 2009
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventors: Jung Geun Kim, Cheol Mo Jeong, Whee Won Cho
  • Publication number: 20090098732
    Abstract: The present invention relates to a semiconductor device and a method of forming a contact plug of a semiconductor device. According to the method, a first dielectric layer is formed on a semiconductor substrate in which junction regions are formed. A hard mask is formed on the first dielectric layer. The hard mask and the first dielectric layer corresponding to the junction regions are etched to form trenches. Spacers are formed on sidewalls of the trenches. Contact holes are formed in the first dielectric layer using an etch process employing the spacers and the hard mask so that the junction regions are exposed. The contact holes are gap filled with a conductive material, thus forming contact plugs. Accordingly, bit lines can be easily formed on the contact plugs formed at narrow spaces with a high density.
    Type: Application
    Filed: December 27, 2007
    Publication date: April 16, 2009
    Applicant: Hynix Semiconductor Inc.
    Inventors: Whee Won CHO, Jung Geun Kim, Eun Soo Kim
  • Publication number: 20090098722
    Abstract: A method of forming a semiconductor memory device includes forming a tunnel insulating layer on a semiconductor substrate, and forming a silicon layer, including metal material, on the tunnel insulating layer. Accordingly, an increase in the strain energy of the conductive layer may be prohibited and, therefore, the growth of grains constituting the conductive layer may be prevented. Furthermore, a threshold voltage distribution characteristic and electrical properties of a semiconductor memory device may be improved.
    Type: Application
    Filed: June 27, 2008
    Publication date: April 16, 2009
    Applicant: Hynix Semiconductor Inc.
    Inventors: Jung Geun KIM, Seong Hwan Myung, Eun Soo Kim
  • Patent number: 7517793
    Abstract: A method of forming a metal wire in a semiconductor device includes performing a first etching process on an insulating layer formed on a semiconductor substrate to form a trench and an insulating layer pattern, the insulating layer pattern defining the trench. A barrier metal layer is formed over the insulating layer pattern and the trench. A second etching process is performed on the barrier metal layer to expose upper corners of the trench while leaving the trench substantially covered with the barrier metal layer. A metal layer is formed over the barrier metal layer in the trench. A heat treatment process is performed for reflowing the metal layer. The metal layer is planarized.
    Type: Grant
    Filed: May 24, 2007
    Date of Patent: April 14, 2009
    Assignee: Hynix Semiconductor Inc.
    Inventors: Seung Hee Hong, Cheol Mo Jeong, Jung Geun Kim, Eun Soo Kim
  • Publication number: 20090053889
    Abstract: A semiconductor device includes contact plugs formed in contact holes defined in an interlayer dielectric. Upper portions of the contact plugs are etched. A first barrier layer is formed on a surface of the interlayer dielectric including the contact plugs. A second barrier layer is formed on the first barrier layer over the interlayer dielectric. The second barrier layer has lower compatibility with a metallic material than the first barrier layer. A first metal layer is formed over the first and second barrier layers. The first metal layer, the first barrier layer and the second barrier layer are then patterned.
    Type: Application
    Filed: March 21, 2008
    Publication date: February 26, 2009
    Applicant: Hynix Semiconductor Inc.
    Inventors: Seung Hee Hong, Jung Geun Kim, Eun Soo Kim
  • Publication number: 20090023279
    Abstract: The present invention relates to a method of fabricating a flash memory device and includes forming an air-gap having a low dielectric constant between word lines and floating gates. Further, a tungsten nitride (WN) layer is formed on sidewalls of a tungsten (W) layer for a control gate. Hence, the cross section of the control gate that is finally formed can be increased while preventing abnormal oxidization of the tungsten layer in a subsequent annealing process. The method of the present invention can improve interference between neighboring word lines and, thus improve the reliability of a device. Accordingly, a robust high-speed device can be implemented.
    Type: Application
    Filed: June 2, 2008
    Publication date: January 22, 2009
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventors: Eun Soo Kim, Jung Geun Kim, Suk Joong Kim
  • Patent number: 7479453
    Abstract: A method of manufacturing a semiconductor device in a MLM process to reduce compression stress of a metal line or a HDP oxide film, and to reduce compression stress in a subsequent metal line thermal treatment process. It is thus possible to reduce generation of a crack caused by compression stress. Further, by obviating a heterogeneous interface becoming a cause of a crack and stabilizing the interface of an unstable TEOS oxide film, generation of a crack in a semiconductor device can be reduced.
    Type: Grant
    Filed: June 23, 2005
    Date of Patent: January 20, 2009
    Assignee: Hynix Semiconductor Inc.
    Inventors: Jung Geun Kim, Ki Hong Yang
  • Publication number: 20090004856
    Abstract: A method of forming a contact plug in a semiconductor device comprising etching an interlayer insulating layer to form a patterned interlayer insulating layer having contact holes such that a distance between upper portions of the contact holes is minimized; forming a first insulating layer including a overhang portion for wrapping an upper portion of the patterned interlayer insulating layer; forming a liner-shaped second insulating layer on the patterned interlayer insulating layer including the first insulating layer, the second insulating layer being formed from material having a selectivity which differs from that of the first insulating layer; and at least partially removing the second insulating layer to increase a bottom critical dimension of the contact hole and removing the overhang portion of the first insulating layer.
    Type: Application
    Filed: December 5, 2007
    Publication date: January 1, 2009
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventors: Eun Soo Kim, Jung Geun Kim, Seung Hee Hong
  • Publication number: 20090004817
    Abstract: A method of forming an isolation layer of a semiconductor device is disclosed herein, the method comprising the steps of providing a semiconductor substrate in which a tunnel insulating layer and a charge storage layer are formed on an active area and a trench is formed on an isolation area; forming a first insulating layer for filling a lower portion of the trench; forming a porous second insulating layer on the first insulating layer for filling a space between the charge storage layers; forming a third insulating layer on a side wall of the trench and the second insulating layer, the third insulating layer having a density higher than that of the second insulating layer; and forming a porous fourth insulating layer for filling the trench.
    Type: Application
    Filed: December 13, 2007
    Publication date: January 1, 2009
    Inventors: Jung Geun Kim, Eun Soo Kim, Seung Hee Hong, Suk Joong Kim
  • Patent number: 7462536
    Abstract: A method of forming a bit line of a semiconductor memory device is performed as follows. A first interlayer insulating layer is formed over a semiconductor substrate in which an underlying structure is formed. A region of the first interlayer insulating layer is etched to form contact holes through which a contact region of the semiconductor substrate is exposed. A low-resistance tungsten layer is deposited on the entire surface including the contact holes, thus forming contacts. A CMP process is performed in order to mitigate surface roughness of the low-resistance tungsten layer. The low-resistance tungsten layer on the interlayer insulating layer is patterned in a bit line metal line pattern, forming a bit line.
    Type: Grant
    Filed: February 28, 2007
    Date of Patent: December 9, 2008
    Assignee: Hynix Semiconductor Inc.
    Inventors: Cheol Mo Jeong, Whee Won Cho, Jung Geun Kim, Seung Hee Hong
  • Publication number: 20080297483
    Abstract: A method and apparatus for a touchscreen based user interface (UI) interaction that controls a volume through circular UI graphics and switches between different application images by dragging an indicator on a touchscreen of a terminal device. The method includes: displaying an application image on a touchscreen; sensing whether the touchscreen is touched on the displayed application image; if the touchscreen is touched, displaying a volume image to control an audio volume at a touch position; and changing a size of the volume image whenever the touchscreen is touched and controlling the audio volume to corresponding to the size of the volume region.
    Type: Application
    Filed: November 16, 2007
    Publication date: December 4, 2008
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jung-Geun Kim, Bo Eun Park, Jong Sung Joo
  • Publication number: 20080268612
    Abstract: The present invention discloses to a method of forming an isolation layer in a semiconductor device. In particular, the method of forming an isolation layer in a semiconductor device of the present invention comprises the steps of providing a semiconductor substrate on which a trench is formed; forming spacers on side walls of the trench; forming a first insulating layer to fill a portion of the trench such that a deposition rate on the semiconductor substrate which is a bottom surface of the trench and exposed between the spacers is higher than that on a surface of the space; and forming a second insulating layer on the first insulating layer so as to fill the trench with the second insulating layer.
    Type: Application
    Filed: December 21, 2007
    Publication date: October 30, 2008
    Inventors: Whee Won Cho, Cheol Mo Jeong, Jung Geun Kim, Suk Joong Kim, Jong Hye Cho