Patents by Inventor Jung-Hoon Han

Jung-Hoon Han has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210231704
    Abstract: The present disclosure relates to a method for analyzing an electrode for a battery, which has the advantage of being capable of more easily distinguishing between the constituent materials of the electrode such as the electrode active material, the conductive material, and the pores, by using scanning spreading resistance microscopy.
    Type: Application
    Filed: October 15, 2019
    Publication date: July 29, 2021
    Applicant: LG Chem, Ltd.
    Inventors: Byung Hee Choi, Byung Joon Chae, Jung Hoon Han, Ji Yeon Byeon
  • Patent number: 11075183
    Abstract: A semiconductor device includes a semiconductor substrate and a connection terminal, including a base pillar, on the semiconductor substrate. An insulation layer is formed on the semiconductor substrate, the insulation layer including an opening in the insulation layer through which the base pillar extends, wherein a side wall of the insulation layer defining the opening includes a horizontal step at a level that is lower than an uppermost portion of the base pillar.
    Type: Grant
    Filed: June 28, 2019
    Date of Patent: July 27, 2021
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ju-Ik Lee, Dong-Wan Kim, Seokho Shin, Jung-Hoon Han, Sang-Oh Park
  • Patent number: 11075181
    Abstract: A semiconductor device includes a semiconductor substrate including a chip region and an edge region around the chip region, a lower insulating layer on the semiconductor substrate, a chip pad on the lower insulating layer on the chip region, an upper insulating layer provided on the lower insulating layer to cover the chip pad, the upper and different insulating layers including different materials, and a redistribution chip pad on the chip region and connected to the chip pad. The upper insulating layer includes a first portion on the chip region having a first thickness, a second portion on the edge region having a second thickness, and a third portion on the edge region, the third portion extending from the second portion, spaced from the first portion, and having a decreasing thickness away from the second portion. The second thickness is smaller than the first thickness.
    Type: Grant
    Filed: May 21, 2019
    Date of Patent: July 27, 2021
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jung-Hoon Han, Dong-Wan Kim, Dongho Kim, Jaewon Seo
  • Publication number: 20210143086
    Abstract: The semiconductor device includes a substrate including an integrated circuit and a contact that are electrically connected to each other, an insulation layer covering the substrate and including metal lines, and a through electrode electrically connected to the integrated circuit. The insulation layer includes an interlayer dielectric layer on the substrate and an intermetal dielectric layer on the interlayer dielectric layer. The metal lines include a first metal line in the interlayer dielectric layer and electrically connected to the contact, and a plurality of second metal lines in the intermetal dielectric layer and electrically connected to the first metal line and the through electrode. The through electrode includes a top surface higher than a top surface of the contact.
    Type: Application
    Filed: January 19, 2021
    Publication date: May 13, 2021
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Dong-Wan KIM, Jung-Hoon HAN, Dong-Sik PARK
  • Patent number: 10950523
    Abstract: The semiconductor device includes a substrate including an integrated circuit and a contact that are electrically connected to each other, an insulation layer covering the substrate and including metal lines, and a through electrode electrically connected to the integrated circuit. The insulation layer includes an interlayer dielectric layer on the substrate and an intermetal dielectric layer on the interlayer dielectric layer. The metal lines include a first metal line in the interlayer dielectric layer and electrically connected to the contact, and a plurality of second metal lines in the intermetal dielectric layer and electrically connected to the first metal line and the through electrode. The through electrode includes a top surface higher than a top surface of the contact.
    Type: Grant
    Filed: May 30, 2019
    Date of Patent: March 16, 2021
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-Wan Kim, Jung-Hoon Han, Dong-Sik Park
  • Publication number: 20210012483
    Abstract: Provided is an analysis method for a crack rate of an electrode active material of an electrode, comprising the steps of: forming an electrode including an electrode active material, a binder, and a conductive material; impregnating the electrode with a resin and visualizing material regions including the electrode active material, the binder, and the conductive material which are included in the electrode, and a pore region; cutting the electrode and forming an electrode cross-section sample; photographing a cross section of the electrode cross-section sample using a scanning electron microscope and obtaining a cross-sectional image; performing primary image processing on the cross-sectional image and extracting total surface area pixels of the electrode active material; performing secondary image processing on the cross-sectional image and extracting total boundary pixels of the electrode active material; and calculating a crack rate of the electrode active material of the electrode in the cross-sectional i
    Type: Application
    Filed: July 7, 2020
    Publication date: January 14, 2021
    Inventors: Jung Hoon Han, Joo Yul Baek
  • Publication number: 20210005509
    Abstract: A method of fabricating a semiconductor device includes providing a substrate, and forming an interlayered insulating layer on the substrate. The method includes forming a preliminary via hole in the interlayered insulating layer. The method includes forming a passivation spacer on an inner side surface of the preliminary via hole. The method includes forming a via hole using the passivation spacer as an etch mask. The method includes forming a conductive via in the via hole. The passivation spacer includes an insulating material different from an insulating material included in the interlayered insulating layer.
    Type: Application
    Filed: September 10, 2020
    Publication date: January 7, 2021
    Inventors: JISEOK HONG, CHAN-SIC YOON, ILYOUNG MOON, JEMIN PARK, KISEOK LEE, JUNG-HOON HAN
  • Patent number: 10790186
    Abstract: A method of fabricating a semiconductor device includes providing a substrate, and forming an interlayered insulating layer on the substrate. The method includes forming a preliminary via hole in the interlayered insulating layer. The method includes forming a passivation spacer on an inner side surface of the preliminary via hole. The method includes forming a via hole using the passivation spacer as an etch mask. The method includes forming a conductive via in the via hole. The passivation spacer includes an insulating material different from an insulating material included in the interlayered insulating layer.
    Type: Grant
    Filed: May 21, 2018
    Date of Patent: September 29, 2020
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jiseok Hong, Chan-Sic Yoon, Ilyoung Moon, Jemin Park, Kiseok Lee, Jung-Hoon Han
  • Patent number: 10665557
    Abstract: A semiconductor device includes a semiconductor substrate having a chip region and an edge region, a lower dielectric layer on the semiconductor substrate, a chip pad on the lower dielectric layer of the chip region, an upper dielectric layer on the lower dielectric layer, which includes a first opening exposing the chip pad on the chip region and a second opening exposing the lower dielectric layer on the edge region, and a redistribution pad connected to the chip pad. The redistribution pad includes a via portion in the first opening and a pad portion extending from the via portion onto the upper dielectric layer.
    Type: Grant
    Filed: June 4, 2018
    Date of Patent: May 26, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung-Hoon Han, Sungjin Kim, Junyong Noh, Heonjun Lim
  • Publication number: 20200141841
    Abstract: The present invention provides a method for measuring a distribution of pores in an electrode for a secondary battery, which can easily measure a distribution of pores inside the electrode for a secondary battery.
    Type: Application
    Filed: May 29, 2018
    Publication date: May 7, 2020
    Applicant: LG Chem, Ltd.
    Inventor: Jung Hoon Han
  • Publication number: 20200091100
    Abstract: A semiconductor device includes a semiconductor substrate including a chip region and an edge region around the chip region, a lower insulating layer on the semiconductor substrate, a chip pad on the lower insulating layer on the chip region, an upper insulating layer provided on the lower insulating layer to cover the chip pad, the upper and different insulating layers including different materials, and a redistribution chip pad on the chip region and connected to the chip pad. The upper insulating layer includes a first portion on the chip region having a first thickness, a second portion on the edge region having a second thickness, and a third portion on the edge region, the third portion extending from the second portion, spaced from the first portion, and having a decreasing thickness away from the second portion. The second thickness is smaller than the first thickness.
    Type: Application
    Filed: May 21, 2019
    Publication date: March 19, 2020
    Inventors: Jung-Hoon Han, Dong-Wan Kim, Dongho Kim, Jaewon Seo
  • Publication number: 20200058543
    Abstract: A semiconductor device including a semiconductor substrate including a chip region and an edge region around the chip region; a lower dielectric layer and an upper dielectric layer on the semiconductor substrate; a redistribution chip pad that penetrates the upper dielectric layer on the chip region and is connected a chip pad; a process monitoring structure on the edge region; and dummy elements in the edge region and having an upper surface lower than an upper surface of the upper dielectric layer.
    Type: Application
    Filed: May 23, 2019
    Publication date: February 20, 2020
    Inventors: Jung-Hoon HAN, Seokhwan KIM, Joodong KIM, Junyong NOH, Jaewon SEO
  • Publication number: 20200013745
    Abstract: A semiconductor device includes a semiconductor substrate and a connection terminal, including a base pillar, on the semiconductor substrate. An insulation layer is formed on the semiconductor substrate, the insulation layer including an opening in the insulation layer through which the base pillar extends, wherein a side wall of the insulation layer defining the opening includes a horizontal step at a level that is lower than an uppermost portion of the base pillar.
    Type: Application
    Filed: June 28, 2019
    Publication date: January 9, 2020
    Inventors: JU-IK LEE, DONG-WAN KIM, SEOK-HOSEAN SHIN, JUNG-HOON HAN, SANG-OH PARK
  • Publication number: 20190393850
    Abstract: The present invention relates to a surface acoustic wave device package and a method of manufacturing the same, and more specifically, to a method of manufacturing a miniaturized surface acoustic wave device package.
    Type: Application
    Filed: June 18, 2019
    Publication date: December 26, 2019
    Inventors: Jun Woo YONG, Jung Hoon HAN, Bong Soo KIM, Eun Tae PARK
  • Patent number: 10446506
    Abstract: A wafer level package includes a substrate including bonding pads and a first protection dam and having a plurality of circuit pattern units disposed on a side; a printed circuit board having a plurality of connection pads, a second protection dam and via holes disposed thereon; and a connection unit connected to some of the plurality of connection pads and the second protection dam disposed on the printed circuit board. Freedom of design can be improved through the wafer level package and the manufacturing method thereof, and reliability of the wafer level package can be improved. The manufacturing process can be simplified as the bridge process is omitted when wiring is designed, and the size of an element may be reduced.
    Type: Grant
    Filed: May 30, 2018
    Date of Patent: October 15, 2019
    Assignee: WISOL CO., LTD.
    Inventors: Jung Hoon Han, Eun Tae Park, Jin Ho Ha, Jun Woo Yong
  • Publication number: 20190279920
    Abstract: The semiconductor device includes a substrate including an integrated circuit and a contact that are electrically connected to each other, an insulation layer covering the substrate and including metal lines, and a through electrode electrically connected to the integrated circuit. The insulation layer includes an interlayer dielectric layer on the substrate and an intermetal dielectric layer on the interlayer dielectric layer. The metal lines include a first metal line in the interlayer dielectric layer and electrically connected to the contact, and a plurality of second metal lines in the intermetal dielectric layer and electrically connected to the first metal line and the through electrode. The through electrode includes a top surface higher than a top surface of the contact.
    Type: Application
    Filed: May 30, 2019
    Publication date: September 12, 2019
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Dong-Wan Kim, Jung-Hoon Han, Dong-Sik Park
  • Patent number: 10340204
    Abstract: The semiconductor device includes a substrate including an integrated circuit and a contact that are electrically connected to each other, an insulation layer covering the substrate and including metal lines, and a through electrode electrically connected to the integrated circuit. The insulation layer includes an interlayer dielectric layer on the substrate and an intermetal dielectric layer on the interlayer dielectric layer. The metal lines include a first metal line in the interlayer dielectric layer and electrically connected to the contact, and a plurality of second metal lines in the intermetal dielectric layer and electrically connected to the first metal line and the through electrode. The through electrode includes a top surface higher than a top surface of the contact.
    Type: Grant
    Filed: February 27, 2017
    Date of Patent: July 2, 2019
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-Wan Kim, Jung-Hoon Han, Dong-Sik Park
  • Publication number: 20190122919
    Abstract: A method of fabricating a semiconductor device includes providing a substrate, and forming an interlayered insulating layer on the substrate. The method includes forming a preliminary via hole in the interlayered insulating layer. The method includes forming a passivation spacer on an inner side surface of the preliminary via hole. The method includes forming a via hole using the passivation spacer as an etch mask. The method includes forming a conductive via in the via hole. The passivation spacer includes an insulating material different from an insulating material included in the interlayered insulating layer.
    Type: Application
    Filed: May 21, 2018
    Publication date: April 25, 2019
    Inventors: JISEOK HONG, CHAN-SIC YOON, ILYOUNG MOON, JEMIN PARK, KISEOK LEE, JUNG-HOON HAN
  • Patent number: 10249627
    Abstract: A semiconductor device is provided. The semiconductor device includes an upper interlayer insulating layer disposed on a substrate. A first electrode spaced apart from the upper interlayer insulating layer is disposed on the substrate. A contact structure penetrating the upper interlayer insulating layer is disposed on the substrate. An upper support layer having a first portion covering an upper surface of the upper interlayer insulating layer, to surround an upper side surface of the contact structure, and a second portion extending in a horizontal direction from the first portion and surrounding an upper side surface of the first electrode, is disposed. A dielectric conformally covering the first electrode and a second electrode on the dielectric are disposed.
    Type: Grant
    Filed: June 13, 2017
    Date of Patent: April 2, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jung Hoon Han, Dong Wan Kim, Ji Hun Kim, Jae Joon Song, Hiroshi Takeda
  • Publication number: 20190035750
    Abstract: A semiconductor device includes a semiconductor substrate having a chip region and an edge region, a lower dielectric layer on the semiconductor substrate, a chip pad on the lower dielectric layer of the chip region, an upper dielectric layer on the lower dielectric layer, which includes a first opening exposing the chip pad on the chip region and a second opening exposing the lower dielectric layer on the edge region, and a redistribution pad connected to the chip pad. The redistribution pad includes a via portion in the first opening and a pad portion extending from the via portion onto the upper dielectric layer.
    Type: Application
    Filed: June 4, 2018
    Publication date: January 31, 2019
    Inventors: Jung-Hoon Han, Sungjin KIM, Junyong NOH, Heonjun LIM