Patents by Inventor Jung-Jui Li

Jung-Jui Li has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9660084
    Abstract: A method for forming a semiconductor device structure is provided. The method includes forming a dielectric layer over a substrate. The dielectric layer has a trench passing through the dielectric layer. The method includes forming a gate stack in the trench. The method includes performing a hydrogen-containing plasma process over the gate stack. The method includes removing a top portion of the gate stack to form a first recess surrounded by the gate stack and the dielectric layer. The method includes forming a cap layer in the first recess to fill the first recess.
    Type: Grant
    Filed: September 11, 2015
    Date of Patent: May 23, 2017
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Po-Chi Wu, Chai-Wei Chang, Jung-Jui Li, Ya-Lan Chang, Yi-Cheng Chao
  • Publication number: 20170025514
    Abstract: A method for fabricating a semiconductor component includes forming an interlayer dielectric (ILD) layer on a substrate, forming a trench in the interlayer dielectric layer, forming a metal gate in the trench, removing a portion of the metal gate protruding from the ILD layer, reacting a reducing gas with the metal gate, and removing a top portion of the metal gate.
    Type: Application
    Filed: August 20, 2015
    Publication date: January 26, 2017
    Inventors: Po-Chi WU, Chai-Wei CHANG, Jung-Jui LI, Ya-Lan CHANG, Yi-Cheng CHAO
  • Publication number: 20170005191
    Abstract: A method for forming a semiconductor device structure is provided. The method includes forming a dielectric layer over a substrate. The dielectric layer has a trench passing through the dielectric layer. The method includes forming a gate stack in the trench. The method includes performing a hydrogen-containing plasma process over the gate stack. The method includes removing a top portion of the gate stack to form a first recess surrounded by the gate stack and the dielectric layer. The method includes forming a cap layer in the first recess to fill the first recess.
    Type: Application
    Filed: September 11, 2015
    Publication date: January 5, 2017
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD
    Inventors: Po-Chi WU, Chai-Wei CHANG, Jung-Jui LI, Ya-Lan CHANG, Yi-Cheng CHAO
  • Publication number: 20160379888
    Abstract: Methods for forming the fin field effect transistor (FinFET) device structure are provided. The method includes forming first fin structures and second fin structures on a first region and a second region of a substrate, respectively, and a number of the first fin structures is greater than a number of the second fin structures. The method also includes forming a sacrificial layer on the first fin structures and the second fin structures and performing an etching process to the sacrificial layer to form an isolation structure on the substrate.
    Type: Application
    Filed: August 15, 2016
    Publication date: December 29, 2016
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD
    Inventors: Yi-Cheng CHAO, Chai-Wei CHANG, Po-Chi WU, Jung-Jui LI
  • Publication number: 20160240444
    Abstract: The present disclosure provides a method for fabricating an integrated circuit in accordance with some embodiments. The method includes forming a trench on a semiconductor substrate, thereby defining fin active regions; extracting a profile of the fin active regions; determining an etch dosage according to the profile of the fin active regions; filling in the trench with a dielectric material; and performing an etching process to the dielectric material using the etch dosage, thereby recessing the dielectric material and defining a fin height of the fin active regions.
    Type: Application
    Filed: December 18, 2015
    Publication date: August 18, 2016
    Inventors: Yi-Cheng Chao, Che-Cheng Chang, Po-Chi Wu, Jung-Jui Li
  • Patent number: 9418994
    Abstract: A fin field device structure and method for forming the same are provided. The FinFET device structure includes a substrate, and the substrate includes a first region and a second region. The FinFET device structure includes an isolation structure formed on the substrate and first fin structures formed on the first region. The FinFET device structure also includes second fin structures formed on the second region, and the number of the first fin structures is greater than the number of the second fin structures. The first fin structures have a first height, the second fin structures have a second height, and a gap between the first height and the second height is in a range from about 0.4 nm to about 4 nm.
    Type: Grant
    Filed: June 11, 2015
    Date of Patent: August 16, 2016
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD
    Inventors: Yi-Cheng Chao, Chai-Wei Chang, Po-Chi Wu, Jung-Jui Li
  • Publication number: 20150024600
    Abstract: A method of fabricating a semiconductor device is disclosed. A substrate having an oxide layer is provided. At least a portion of the oxide layer is removed and forms a nitride layer. The nitride layer is removed, leaving nitride precipitates. The nitride precipitates are removed using phosphoric acid.
    Type: Application
    Filed: July 16, 2013
    Publication date: January 22, 2015
    Inventor: Jung-Jui Li
  • Patent number: 8916052
    Abstract: The present disclosure provides various methods for removing a resist layer from a wafer. An exemplary method includes performing an etching process to remove a resist layer from a wafer. During the etching process, a first heating process is performed to effect a first graded thermal profile in the resist layer, the first graded thermal profile having a temperature that increases along a direction perpendicular to the wafer. Further during the etching process, and after performing the first heating process, a second heating process is performed to effect a second graded thermal profile in the resist layer, the second graded thermal profile having a temperature that decreases along the direction perpendicular to the wafer. In an example, the method further includes, before performing the etching process, performing an ion implantation process to the wafer using the resist layer as a mask.
    Type: Grant
    Filed: February 1, 2013
    Date of Patent: December 23, 2014
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Jung-Jui Li, Buh-Kuan Fang