Patents by Inventor Kazuo Kanetani

Kazuo Kanetani has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5398201
    Abstract: A circuit technique suitable to attain a high speed of a memory which is constructed in a manner such that memory cells include a field effect transistor and peripheral circuits include a bipolar transistor and a field effect transistor. According to the invention, a bipolar transistor whose collector is connected to a differential amplifier and which supplies a current to the differential amplifier in accordance with a signal which is inputted to a base or an emitter is added, and a bipolar transistor to supply a current only when writing to bit lines is connected. According to the invention, a high speed of the access time when information is read out by switching the selection bit line is accomplished. Further, the charge/discharge time of the bit line when information is written is reduced and a high speed of the writing time can be also accomplished.
    Type: Grant
    Filed: April 28, 1993
    Date of Patent: March 14, 1995
    Assignees: Hitachi, Ltd., Hitachi Device Engineering Co., Ltd.
    Inventors: Hiroaki Nambu, Noriyuki Homma, Kunihiko Yamaguchi, Hisayuki Higuchi, Kazuo Kanetani, Youji Idei, Ken'ichi Ohata, Yoshiaki Sakurai, Masanori Odaka, Goro Kitsukawa
  • Patent number: 5255225
    Abstract: A semiconductor integrated circuit device including a level conversion circuit in which the simplifying of the circuit and the increasing of the speed of operation have been attained is provided.A pair of complementary output signals amplified to a required signal level by a current switch circuit including differential transistors which receive an input signal and a reference voltage are inputted into a pair of emitter follower circuits. An emitter follower output transistor is driven by an output signal from one emitter follower circuit, while an N-channel MOSFET provided between the output transistor and a current source used as a load is driven by an output signal from the other emitter follower circuit, to obtain a level-amplified output signal from an emitter of the output transistor.
    Type: Grant
    Filed: March 4, 1992
    Date of Patent: October 19, 1993
    Assignees: Hitachi, Ltd., Hitachi Device Engineering Co., Ltd.
    Inventors: Hiroaki Nambu, Noriyuki Homma, Kunihiko Yamaguchi, Kazuo Kanetani, Hisayuki Higuchi, Youji Idei, Kenichi Ohata, Yoshiaki Sakurai, Masanori Odaka, Goro Kitsukawa, Nobuo Tamba, Masayuki Ohayashi, Toshiro Hiramoto, Kayoko Saito
  • Patent number: 5163022
    Abstract: The disclosure includes feeding a current I.sub.R to only BIT lines selected, or feeding current I.sub.R transiently to only the BIT lines switched from unselected to selected states; and a sense amplifier for detecting the difference between the currents flowing in selected BIT lines to read out stored information, wherein current I.sub.R and cell current I.sub.cell have a relation of I.sub.R >I.sub.cell. The BiC MOS memory has high speed, low power and high integration density. Diodes are provided between the memory cell and the BIT lines.
    Type: Grant
    Filed: January 30, 1992
    Date of Patent: November 10, 1992
    Assignees: Hitachi, Ltd., Hitachi Device Engineering Co., Ltd.
    Inventors: Noriyuki Homma, Hiroaki Nambu, Kunihiko Yamaguchi, Tohru Nakamura, Youji Idei, Kazuo Kanetani, Kenichi Ohhata, Yoshiaki Sakurai, Hisayuki Higuchi
  • Patent number: 5086414
    Abstract: A semiconductor circuit having a plurality of circuit blocks, each having latch circuits each one thereof being controlled by an internally provided clock signal for preventing malfunction of the circuit. Each circuit is provided with the latch function so that the cycle time is made shorter than the access time. Moreover, the latch means are driven in such a manner that the adjoining ones are prevented from being put to through-state simultaneously, whereby malfunction is prevented.
    Type: Grant
    Filed: November 15, 1989
    Date of Patent: February 4, 1992
    Assignees: Hitachi, Ltd., Hitachi Device Engineering Co., Ltd.
    Inventors: Hiroaki Nambu, Noriyuki Homma, Kunihiko Yamaguchi, Kazuo Kanetani, Youji Idei, Kenichi Ohhata, Yoshiaki Sakurai, Jun Etoh
  • Patent number: 4733372
    Abstract: Herein disclosed is a bipolar memory having redundancy, which can be produced with a small area. In this semiconductor memory having a body memory for storing data and a spare memory for relief of fault bit of the body memory, a row is selected by cutting fuses in a decoder. Fundamentally signal lines such as word lines are not provided with fuses. Other parts including a power source and a reference voltage source are provided with fuses without decreasing the operating speed accompanied by only a slight increase in the area.
    Type: Grant
    Filed: August 6, 1986
    Date of Patent: March 22, 1988
    Assignees: Hitachi, Ltd., Hitachi Device Eng.
    Inventors: Hiroaki Nanbu, Kunihiko Yamaguchi, Noriyuki Honma, Kazuo Kanetani, Motoaki Matumoto, Kazuhiko Tani, Kenichi Ohata
  • Patent number: 4727265
    Abstract: A semiconductor circuit of a current mode type logic is provided having a reference voltage generating circuit which generates the reference voltage to be applied to the logic circuit in response to a clock signal to latch the state corresponding to an input signal at an instant of the clock signal input. The reference voltage has three levels in response to the voltage levels of the clock signal and the input signal: a middle voltage between the two high and low voltage levels of the input signal when the clock signal is at a first level voltage; a voltage higher than the high voltage level of the input signal when the clock signal is at a second level voltage and the output signal is at a high voltage; and a voltage lower than the low voltage level of the input signal when the clock signal is at a second level voltage and the output signal is at a second level voltage and the output signal is at a low voltage.
    Type: Grant
    Filed: July 17, 1985
    Date of Patent: February 23, 1988
    Assignee: Hitachi, Ltd.
    Inventors: Hiroaki Nanbu, Noriyuki Honma, Kunihiko Yamaguchi, Kazuo Kanetani, Goro Kitsukawa