Patents by Inventor Kota Hara

Kota Hara has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20030026161
    Abstract: A plurality of first memory blocks and a second memory block for reproducing data of the first memory blocks are formed. When a read command and a refresh command conflict with each other, a read control circuit accesses the first memory block according to the refresh command and reproduces read data by using the second memory block. When a write command and the refresh command conflict with each other, a write control circuit operates the memory block according to an order of command reception. Therefore, it is possible to perform refresh operation without being recognized by users. Namely, a user-friendly semiconductor memory can be provided.
    Type: Application
    Filed: March 27, 2002
    Publication date: February 6, 2003
    Applicant: FUJITSU LIMITED
    Inventors: Shusaku Yamaguchi, Toshiya Uchida, Yoshimasa Yagishita, Yoshihide Bando, Masahiro Yada, Masaki Okuda, Hiroyuki Kobayashi, Kota Hara, Shinya Fujioka, Waichiro Fujieda
  • Publication number: 20020050847
    Abstract: A semiconductor device comprising a dummy interface circuit approximating to an external interface circuit with high accuracy is disclosed. The device further comprises a dummy interface circuit for internally generating, by simulation, a dummy output signal equivalent to the level of the output signal of the external interface circuit. The dummy interface circuit includes a dummy signal output circuit for producing a dummy output signal at a dummy output line, a dummy capacitor connected to the dummy output line, and a dummy load circuit connected to the dummy output line for converting the dummy output signal into a signal of a level corresponding to the output signal level of the external interface.
    Type: Application
    Filed: February 28, 2000
    Publication date: May 2, 2002
    Inventors: Nobutaka Taniguchi, Hiroyoshi Tomita, Kota Hara
  • Patent number: 6318707
    Abstract: A semiconductor integrated circuit device includes a clock buffer circuit receiving a clock signal, a data buffer circuit receiving a data signal, an output circuit outputting the data signal from the data buffer circuit in accordance with the clock signal from the clock buffer circuit, and an adjustment circuit adjusting timings of the clock signal and the data signals.
    Type: Grant
    Filed: March 28, 2000
    Date of Patent: November 20, 2001
    Assignee: Fujitsu Limited
    Inventors: Kota Hara, Hiroyoshi Tomita, Naoharu Shinozaki
  • Patent number: 6288585
    Abstract: A semiconductor device receiving a stable external power voltage includes a reduced-voltage-generation circuit which generates an internally reduced power voltage, an input circuit which operates based on the internally reduced power voltage, causing the internally reduced power voltage to fluctuate, a clock-control circuit which generates an internal clock signal, an output circuit which outputs a data signal to an exterior of the device at output timings responsive to the internal clock signal, a clock-delivery circuit which conveys the internal clock signal from the clock-control circuit to the output circuit, and operates based on the external power voltage such as to make the output timings substantially unaffected by fluctuation of the internally reduced power voltage.
    Type: Grant
    Filed: March 27, 2000
    Date of Patent: September 11, 2001
    Assignee: Fujitsu Limited
    Inventors: Yoshihide Bando, Nobutaka Taniguchi, Hiroyoshi Tomita, Kota Hara, Naoharu Shinozaki
  • Publication number: 20010017813
    Abstract: A semiconductor memory device includes isolation circuits disconnecting cell arrays from sense amplifiers, and isolation signal generating circuits generating isolation signals that control the isolation circuits. The isolation signal generating circuits are hierarchically divided into main isolation signal generating circuits and sub isolation signal generating circuits. The sub isolation signal generating circuits generate sub isolation signals having a first potential on a high-potential side. The main isolation signal generating circuits generate main isolation signals having a second potential on the high-potential side, the second potential being lower than the first potential.
    Type: Application
    Filed: February 22, 2001
    Publication date: August 30, 2001
    Applicant: Fujits Limited
    Inventors: Toshiya Uchida, Kota Hara, Shinya Fujioka