Patents by Inventor Kozo Kimura
Kozo Kimura has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 9823946Abstract: A processor executes a plurality of tasks by switching a timeslot and iterating a plurality of timeslots. The processor includes a table in which tasks are defined in correspondence with timeslots. In the table, the number of timeslots to be held in one iteration is defined, for each of the timeslots a total time period during the predetermined number of iterations is designated, and a plurality of tasks are defined in correspondence with at least one of the timeslots. A timeslot is switched every time a predetermined period elapses. One task is selected and executed by referring to the table in correspondence with switching of timeslot.Type: GrantFiled: March 11, 2014Date of Patent: November 21, 2017Assignee: SOCIONEXT INC.Inventors: Kazushi Kurata, Kazuya Furukawa, Tetsuya Tanaka, Nobuo Higaki, Kunihiko Hayashi, Hiroshi Kadota, Tokuzo Kiyohara, Kozo Kimura, Hideshi Nishida, Shigeki Fujii, Toshio Sugimura
-
Patent number: 9361259Abstract: An integrated circuit for video/audio processing in which design resources obtained by development of video/audio devices can also be used for other types of video/audio devices. The integrated circuit includes a microcomputer that includes a CPU, a stream input/output for inputting/outputting a video and audio stream to and from an external device, a media processor that executes the media processing including at least one of compressing and decompressing the video and audio stream inputted to the stream input/output, an AV input/output that converts the video and audio stream subjected to the media processing by the media processor into video and audio signals and outputting these signals to the external device. A memory interface controls a data transfer between the microcomputer, the stream input/output, the media processor and the AV input/output and an external memory.Type: GrantFiled: June 25, 2014Date of Patent: June 7, 2016Assignee: SOCIONEXT INC.Inventors: Kozo Kimura, Tokuzo Kiyohara, Hiroshi Mizuno, Junji Michiyama, Tomohiko Kitamura, Ryoji Yamaguchi, Manabu Kuroda, Nobuhiko Yamada, Hideyuki Ohgose, Akifumi Yamana
-
Publication number: 20140310442Abstract: An integrated circuit for video/audio processing in which design resources obtained by development of video/audio devices can also be used for other types of video/audio devices. The integrated circuit includes a microcomputer that includes a CPU, a stream input/output for inputting/outputting a video and audio stream to and from an external device, a media processor that executes the media processing including at least one of compressing and decompressing the video and audio stream inputted to the stream input/output, an AV input/output that converts the video and audio stream subjected to the media processing by the media processor into video and audio signals and outputting these signals to the external device. A memory interface controls a data transfer between the microcomputer, the stream input/output, the media processor and the AV input/output and an external memory.Type: ApplicationFiled: June 25, 2014Publication date: October 16, 2014Inventors: Kozo KIMURA, Tokuzo KIYOHARA, Hiroshi MIZUNO, Junji MICHIYAMA, Tomohiko KITAMURA, Ryoji YAMAGUCHI, Manabu KURODA, Nobuhiko YAMADA, Hideyuki OHGOSE, Akifumi YAMANA
-
Patent number: 8811470Abstract: An integrated circuit for video/audio processing in which design resources obtained by development of video/audio devices can also be used for other types of video/audio devices. The integrated circuit includes a microcomputer that includes a CPU, a stream input/output for inputting/outputting a video and audio stream to and from an external device, a media processor that executes the media processing including at least one compressing and decompressing the video and audio stream inputted to the stream input/output, an AV input/output that converts the video and audio stream subjected to the media processing by the media processor into video and audio signals and outputting these signals to the external device. A memory interface controls a data transfer between the microcomputer, the stream input/output, the media processor and the AV input/output and an external memory.Type: GrantFiled: April 1, 2005Date of Patent: August 19, 2014Assignee: Panasonic CorporationInventors: Kozo Kimura, Tokuzo Kiyohara, Hiroshi Mizuno, Junji Michiyama, Tomohiko Kitamura, Ryoji Yamaguchi, Manabu Kuroda, Nobuhiko Yamada, Hideyuki Ohgose, Akifumi Yamana
-
Publication number: 20140196045Abstract: A processor executes a plurality of tasks by switching a timeslot and iterating a plurality of timeslots. The processor includes a table in which tasks are defined in correspondence with timeslots. In the table, the number of timeslots to be held in one iteration is defined, for each of the timeslots a total time period during the predetermined number of iterations is designated, and a plurality of tasks are defined in correspondence with at least one of the timeslots. A timeslot is switched every time a predetermined period elapses. One task is selected and executed by referring to the table in correspondence with switching of timeslot.Type: ApplicationFiled: March 11, 2014Publication date: July 10, 2014Applicant: Panasonic CorporationInventors: KAZUSHI KURATA, KAZUYA FURUKAWA, TETSUYA TANAKA, NOBUO HIGAKI, KUNIHIKO HAYASHI, HIROSHI KADOTA, TOKUZO KIYOHARA, KOZO KIMURA, HIDESHI NISHIDA, SHIGEKI FUJII, TOSHIO SUGIMURA
-
Patent number: 8719827Abstract: A processor for sequentially executing a plurality of programs using a plurality of register value groups stored in a memory that correspond one-to-one with the programs.Type: GrantFiled: July 11, 2011Date of Patent: May 6, 2014Assignee: Panasonic CorporationInventors: Kazushi Kurata, Tetsuya Tanaka, Nobuo Higaki, Kunihiko Hayashi, Hiroshi Kadota, Tokuzo Kiyohara, Kozo Kimura, Hideshi Nishida, Kazuya Furukawa, Shigeki Fujii, Toshio Sugimura
-
Patent number: 8082429Abstract: An information processing apparatus performs switching between an exception handler and normal processing. The information processing apparatus includes a processor; a data processing unit that performs particular processing upon receiving a processing request from the processor; an interrupt controller that issues an interrupt request to the processor; and an exception control unit that controls the interrupt controller, wherein the data processing unit is connected with the exception control unit via a dedicated line. The data processing unit includes a notification unit that notifies, via the dedicated line, the exception control unit of status information indicating current status of the data processing unit, and based on the notified status information and setup information set by the processor, the exception control unit judges whether to cause the interrupt controller to issue an interrupt request to execute an exception handler to the processor.Type: GrantFiled: March 21, 2011Date of Patent: December 20, 2011Assignee: Panasonic CorporationInventors: Hideshi Nishida, Takeshi Furuta, Tetsuya Tanaka, Kozo Kimura, Tokuzo Kiyohara
-
Publication number: 20110283288Abstract: A processor for sequentially executing a plurality of programs using a plurality of register value groups stored in a memory that correspond one-to-one with the programs.Type: ApplicationFiled: July 11, 2011Publication date: November 17, 2011Applicant: PANASONIC CORPORATIONInventors: KAZUSHI KURATA, TETSUYA TANAKA, NOBUO HIGAKI, KUNIHIKO HAYASHI, HIROSHI KADOTA, TOKUZO KIYOHARA, KOZO KIMURA, HIDESHI NISHIDA, KAZUYA FURUKAWA, SHIGEKI FUJII, TOSHIO SUGIMURA
-
Patent number: 8006076Abstract: A processor for sequentially executing a plurality of programs using a plurality of register value groups stored in a memory that correspond one-to-one with the programs.Type: GrantFiled: April 28, 2008Date of Patent: August 23, 2011Assignee: Panasonic CorporationInventors: Kazushi Kurata, Tetsuya Tanaka, Nobuo Higaki, Kunihiko Hayashi, Hiroshi Kadota, Tokuzo Kiyohara, Kozo Kimura, Hideshi Nishida, Kazuya Furukawa, Shigeki Fujii, Toshio Sugimura
-
Publication number: 20110173361Abstract: An information processing apparatus performs switching between an exception handler and normal processing. The information processing apparatus includes a processor; a data processing unit that performs particular processing upon receiving a processing request from the processor; an interrupt controller that issues an interrupt request to the processor; and an exception control unit that controls the interrupt controller, wherein the data processing unit is connected with the exception control unit via a dedicated line. The data processing unit includes a notification unit that notifies, via the dedicated line, the exception control unit of status information indicating current status of the data processing unit, and based on the notified status information and setup information set by the processor, the exception control unit judges whether to cause the interrupt controller to issue an interrupt request to execute an exception handler to the processor.Type: ApplicationFiled: March 21, 2011Publication date: July 14, 2011Inventors: Hideshi Nishida, Takeshi Furuta, Tetsuya Tanaka, Kozo Kimura, Tokuzo Kiyohara
-
Patent number: 7934082Abstract: An information processing apparatus performs switching between an exception handler and normal processing. The information processing apparatus includes a processor a data processing unit that performs a particular processing upon receiving a processing request from the processor; an interrupt controller that issues an interrupt request to the processor; and an exception control unit that controls the interrupt controller, wherein the data processing unit is connected with the exception control unit via a dedicated line. The data processing unit includes a notification unit that notifies, via the dedicated line, the exception control unit of status information indicating current status of the data processing unit, and based on the notified status information and setup information set by the processor, the exception control unit judges whether to cause the interrupt controller to issue to the processor an interrupt request to execute an exception handler.Type: GrantFiled: August 19, 2005Date of Patent: April 26, 2011Assignee: Panasonic CorporationInventors: Hideshi Nishida, Takeshi Furuta, Tetsuya Tanaka, Kozo Kimura, Tokuzo Kiyohara
-
Patent number: 7930520Abstract: A processor for sequentially executing a plurality of programs using a plurality of register value groups stored in a memory that correspond one-to-one with the programs.Type: GrantFiled: April 28, 2008Date of Patent: April 19, 2011Assignee: Panasonic CorporationInventors: Kazushi Kurata, Tetsuya Tanaka, Nobuo Higaki, Kunihiko Hayashi, Hiroshi Kadota, Tokuzo Kiyohara, Kozo Kimura, Hideshi Nishida, Kazuya Furukawa, Shigeki Fujii, Toshio Sugimura
-
Patent number: 7921281Abstract: A processor for sequentially executing a plurality of programs using a plurality of register value groups stored in a memory that correspond one-to-one with the programs.Type: GrantFiled: April 28, 2008Date of Patent: April 5, 2011Assignee: Panasonic CorporationInventors: Kazushi Kurata, Tetsuya Tanaka, Nobuo Higaki, Kunihiko Hayashi, Hiroshi Kadota, Tokuzo Kiyohara, Kozo Kimura, Hideshi Nishida, Kazuya Furukawa, Shigeki Fujii, Toshio Sugimura
-
Patent number: 7728745Abstract: A variable length code decoding apparatus according to the present invention includes: an extracting unit which extracts a bit string from a beginning of a bit stream; a first storage unit for storing a plurality of code words in which one piece of data has been coded, and decoded data and code lengths respectively corresponding to the code words; a second storage unit for storing a plurality of code words in which two or more pieces of data have been coded, and decoded data and code lengths respectively corresponding to the code words; a first judging unit which judges whether one of the code words stored in the first storage unit is included in the extracted bit string, and, when judged as being included, outputs the decoded data and the code length of the code word; and a second judging unit which judges whether a code word stored in the second storage unit is included in the extracted bit string, and when judged as being included, outputs the decoded data and the code length of the code word, wherein theType: GrantFiled: April 23, 2008Date of Patent: June 1, 2010Assignee: Panasonic CorporationInventors: Yuya Shigenobu, Yoshiyuki Wada, Satoshi Yamaguchi, Kozo Kimura, Takeshi Furuta
-
Publication number: 20100021142Abstract: A moving picture decoding device according to the present invention includes: a determination unit configured to determine the header information and the compressed image data in the stream; a header information storage unit configured to temporarily store the header information determined by the determination unit; a header address storage unit configured to store a header end address indicating an end of header information in a picture, the header end address being an address of the header information storage unit; a compressed image storage unit configured to temporarily store the compressed image data determined by the determination unit; an image address storage unit configured to store an image end address indicating an end of compressed image data in the picture, the image end address being an address of the compressed image storage unit; a header analysis unit configured to analyze the header information for each picture, based on the header end address; and a decoding unit configured to decode the coType: ApplicationFiled: November 21, 2007Publication date: January 28, 2010Applicant: PANASONIC CORPORATIONInventors: Masaki Minami, Shigeki Fujii, Kozo Kimura, Kosuke Yoshioka, Makoto Yasuda
-
Publication number: 20090295726Abstract: An angle adjustable computer mouse that allows users to adjust angles to their preferred positions and allows usage for both right handed and left handed users by simply sliding the top component of the computer mouse over the base component of the computer mouse.Type: ApplicationFiled: May 28, 2008Publication date: December 3, 2009Inventor: Kozo Kimura
-
Publication number: 20090049219Abstract: To provide an information processing apparatus capable of performing switching between an exception handler and normal processing, the information processing apparatus comprising: An information processing apparatus comprising: a processor; a data processing unit operable to perform particular processing upon receiving a processing request from the processor; an interrupt controller operable to issue an interrupt request to the processor; and an exception control unit operable to control the interrupt controller, wherein the data processing unit is connected with the exception control unit via a dedicated line, the data processing unit includes a notification unit operable to notify, via the dedicated line, the exception control unit of status information showing a current status of the data processing unit, and based on the notified status information and setup information set by the processor, the exception control unit judges whether to cause the interrupt controller to issue an interrupt request to executType: ApplicationFiled: August 19, 2005Publication date: February 19, 2009Inventors: Hideshi Nishida, Takeshi Furuta, Tetsuya Tanaka, Kozo Kimura, Tokuzo Kiyohara
-
Publication number: 20080266147Abstract: A variable length code decoding apparatus according to the present invention includes: an extracting unit which extracts a bit string from a beginning of a bit stream; a first storage unit for storing a plurality of code words in which one piece of data has been coded, and decoded data and code lengths respectively corresponding to the code words; a second storage unit for storing a plurality of code words in which two or more pieces of data have been coded, and decoded data and code lengths respectively corresponding to the code words; a first judging unit which judges whether one of the code words stored in the first storage unit is included in the extracted bit string, and, when judged as being included, outputs the decoded data and the code length of the code word; and a second judging unit which judges whether a code word stored in the second storage unit is included in the extracted bit string, and when judged as being included, outputs the decoded data and the code length of the code word, wherein theType: ApplicationFiled: April 23, 2008Publication date: October 30, 2008Applicant: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.Inventors: Yuya SHIGENOBU, Yoshiyuki WADA, Satoshi YAMAGUCHI, Kozo KIMURA, Takeshi FURUTA
-
Publication number: 20080215858Abstract: A processor for sequentially executing a plurality of programs using a plurality of register value groups stored in a memory that correspond one-to-one with the programs.Type: ApplicationFiled: April 28, 2008Publication date: September 4, 2008Inventors: Kazuya Furukawa, Tetsuya Tanaka, Nobuo Higaki, Kunihiko Hayashi, Hiroshi Kadota, Tokuzo Kiyohara, Kozo Kimura, Hideshi Nishida, Kazushi Kurata, Shigeki Fujii, Toshio Sugimura
-
Publication number: 20080209192Abstract: A processor for sequentially executing a plurality of programs using a plurality of register value groups stored in a memory that correspond one-to-one with the programs.Type: ApplicationFiled: April 28, 2008Publication date: August 28, 2008Inventors: Kazuya Furukawa, Tetsuya Tanaka, Nobuo Higaki, Kunihiko Hayashi, Hiroshi Kadota, Tokuzo Kiyohara, Kozo Kimura, Hideshi Nishida, Kazushi Kurata, Shigeki Fujii, Toshio Sugimura