Patents by Inventor Kunal Parekh

Kunal Parekh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100003782
    Abstract: A method of forming a non-volatile resistive oxide memory cell includes forming a first conductive electrode of the memory cell as part of a substrate. Metal oxide-comprising material is formed over the first conductive electrode. Etch stop material is deposited over the metal oxide-comprising material. Conductive material is deposited over the etch stop material. A second conductive electrode of the memory cell which comprises the conductive material received is formed over the etch stop material. Such includes etching through the conductive material to stop relative to the etch stop material and forming the non-volatile resistive oxide memory cell to comprise the first and second conductive electrodes having both the metal oxide-comprising material and the etch stop material therebetween. Other implementations are contemplated.
    Type: Application
    Filed: July 2, 2008
    Publication date: January 7, 2010
    Inventors: Nishant Sinha, John Smythe, Bhaskar Srinivasan, Gurtej Sandhu, Neil Greeley, Kunal Parekh
  • Publication number: 20090315154
    Abstract: Semiconductor devices are described that have a metal interconnect extending vertically through a portion of the device to the back side of a semiconductor substrate. A top region of the metal interconnect is located vertically below a horizontal plane containing a metal routing layer. Method of fabricating the semiconductor device can include etching a via into a semiconductor substrate, filling the via with a metal material, forming a metal routing layer subsequent to filling the via, and removing a portion of a bottom of the semiconductor substrate to expose a bottom region of the metal filled via.
    Type: Application
    Filed: June 19, 2008
    Publication date: December 24, 2009
    Applicant: Micron Technology, Inc.
    Inventors: Kyle Kirby, Kunal Parekh
  • Patent number: 7601591
    Abstract: The present invention is generally directed to a method of manufacturing sidewall spacers on a memory device, and a memory device comprising such sidewall spacers. In one illustrative embodiment, the method includes forming sidewall spacers on a memory device comprised of a memory array and at least one peripheral circuit by forming a first sidewall spacer adjacent a word line structure in the memory array, the first sidewall spacer having a first thickness and forming a second sidewall spacer adjacent a transistor structure in the peripheral circuit, the second sidewall spacer having a second thickness that is greater than the first thickness, wherein the first and second sidewall spacers comprise material from a single layer of spacer material.
    Type: Grant
    Filed: January 28, 2008
    Date of Patent: October 13, 2009
    Assignee: Micron Technology, Inc.
    Inventors: David K. Hwang, Kunal Parekh, Michael Willett, Jigish Trivedi, Suraj Mathew, Greg Peterson
  • Patent number: 7459742
    Abstract: The present invention is generally directed to a method of manufacturing sidewall spacers on a memory device, and a memory device comprising such sidewall spacers. In one illustrative embodiment, the method includes forming sidewall spacers on a memory device comprised of a memory array and at least one peripheral circuit by forming a first sidewall spacer adjacent a word line structure in the memory array, the first sidewall spacer having a first thickness and forming a second sidewall spacer adjacent a transistor structure in the peripheral circuit, the second sidewall spacer having a second thickness that is greater than the first thickness, wherein the first and second sidewall spacers comprise material from a single layer of spacer material.
    Type: Grant
    Filed: December 27, 2006
    Date of Patent: December 2, 2008
    Assignee: Micron Technology, Inc.
    Inventors: David K. Hwang, Kunal Parekh, Michael Willett, Jigish Trivedi, Suraj Mathew, Greg Peterson
  • Publication number: 20080119053
    Abstract: The present invention is generally directed to a method of manufacturing sidewall spacers on a memory device, and a memory device comprising such sidewall spacers. In one illustrative embodiment, the method includes forming sidewall spacers on a memory device comprised of a memory array and at least one peripheral circuit by forming a first sidewall spacer adjacent a word line structure in the memory array, the first sidewall spacer having a first thickness and forming a second sidewall spacer adjacent a transistor structure in the peripheral circuit, the second sidewall spacer having a second thickness that is greater than the first thickness, wherein the first and second sidewall spacers comprise material from a single layer of spacer material.
    Type: Application
    Filed: January 28, 2008
    Publication date: May 22, 2008
    Inventors: David Hwang, Kunal Parekh, Michael Willett, Jigish Trivedi, Suraj Mathew, Greg Peterson
  • Patent number: 7341906
    Abstract: The present invention is generally directed to a method of manufacturing sidewall spacers on a memory device, and a memory device comprising such sidewall spacers. In one illustrative embodiment, the method includes forming sidewall spacers on a memory device comprised of a memory array and at least one peripheral circuit by forming a first sidewall spacer adjacent a word line structure in the memory array, the first sidewall spacer having a first thickness and forming a second sidewall spacer adjacent a transistor structure in the peripheral circuit, the second sidewall spacer having a second thickness that is greater than the first thickness, wherein the first and second sidewall spacers comprise material from a single layer of spacer material.
    Type: Grant
    Filed: May 19, 2005
    Date of Patent: March 11, 2008
    Assignee: Micron Technology, Inc.
    Inventors: David K. Hwang, Kunal Parekh, Michael Willett, Jigish Trivedi, Suraj Mathew, Greg Peterson
  • Publication number: 20070298570
    Abstract: The invention includes methods of forming integrated circuitry, methods of forming memory circuitry, and methods of forming field effect transistors. In one implementation, conductive metal silicide is formed on some areas of a substrate and not on others. In one implementation, conductive metal silicide is formed on a transistor source/drain region and which is spaced from an anisotropically etched sidewall spacer proximate a gate of the transistor.
    Type: Application
    Filed: September 4, 2007
    Publication date: December 27, 2007
    Inventors: Kunal Parekh, John Zahurak
  • Patent number: 7306991
    Abstract: A memory device having a field effect transistor with a stepped gate dielectric and a method of making the same are herein disclosed. The stepped gate dielectric is formed on a semiconductor substrate and consists of a pair of charge trapping dielectrics separated by a gate dielectric; a gate conductor is formed thereover. Source and drain areas are formed in the semiconductor substrate on opposing sides of the pair of charge trapping dielectrics. The memory device is made by forming a charge trapping dielectric layer on a semiconductor substrate. A trench is formed through the charge trapping dielectric layer to expose a portion of the semiconductor substrate. A gate dielectric layer is formed within the trench and a gate conductor layer is formed over the charge trapping and gate dielectric layers.
    Type: Grant
    Filed: October 25, 2005
    Date of Patent: December 11, 2007
    Assignee: Micron Technology, Inc.
    Inventors: H. Montgomery Manning, Kunal Parekh
  • Publication number: 20070262395
    Abstract: Planar access transistor devices and recessed access transistor devices used with semiconductor devices may include gate electrodes having materials with multiple work functions, materials that are electrically isolated from each other and supplied with two or more voltage supplies, or materials that create a diode junction within the gate electrode. Access device drivers are also provided which are capable of driving distinct or identical voltages to the gate electrodes.
    Type: Application
    Filed: May 11, 2006
    Publication date: November 15, 2007
    Inventors: Jasper Gibbons, Darren Young, Kunal Parekh, Casey Smith
  • Publication number: 20070218616
    Abstract: The invention includes methods of incorporating partial SOI into transistor structures. In particular aspects, dielectric material is provided over semiconductor material, and patterned into at least two segments separated by a gap. Additional semiconductor material is then grown over the dielectric material and within the gap. Subsequently, a transistor is formed to comprise source/drain regions within the additional semiconductor material, and to comprise a channel between the source/drain regions. At least one of the source/drain regions is primarily directly over a segment of the dielectric material, and the channel is not primarily directly over any segment of the dielectric material. The invention also includes constructions comprising partial SOI corresponding to segments of dielectric material, and transistors having at least one source/drain region primarily directly over a segment of dielectric material, and a channel that is not primarily directly over any segment of the dielectric material.
    Type: Application
    Filed: March 16, 2006
    Publication date: September 20, 2007
    Inventor: Kunal Parekh
  • Patent number: 7265016
    Abstract: A memory device having a field effect transistor with a stepped gate dielectric and a method of making the same are herein disclosed. The stepped gate dielectric is formed on a semiconductor substrate and consists of a pair of charge trapping dielectrics separated by a gate dielectric; a gate conductor is formed thereover. Source and drain areas are formed in the semiconductor substrate on opposing sides of the pair of charge trapping dielectrics. The memory device is made by forming a charge trapping dielectric layer on a semiconductor substrate. A trench is formed through the charge trapping dielectric layer to expose a portion of the semiconductor substrate. A gate dielectric layer is formed within the trench and a gate conductor layer is formed over the charge trapping and gate dielectric layers.
    Type: Grant
    Filed: October 25, 2005
    Date of Patent: September 4, 2007
    Assignee: Micron Technology, Inc.
    Inventors: H. Montgomery Manning, Kunal Parekh
  • Publication number: 20070176260
    Abstract: Resistors used with a semiconductor device may include resistors defined by patterned layers of polysilicon or metal defining diffusion regions within patterns of the patterned layers such that the number of squares of resistance of the resistors may be increased and dishing of glass or other material layers over the resistors are reduced or eliminated. Methods of forming such resistors may include the formation of a polysilicon or metal layer, the patterning of the layer, doping of a semiconductor substrate exposed by the pattern to form a diffused region, and connection of the diffused region to the necessary contacts to form a resistor.
    Type: Application
    Filed: January 31, 2006
    Publication date: August 2, 2007
    Inventor: Kunal Parekh
  • Publication number: 20070178641
    Abstract: The invention includes methods of forming field effect transistors, methods of forming field effect transistor gates, methods of forming integrated circuitry comprising a transistor gate array and circuitry peripheral to the gate array, and methods of forming integrated circuitry comprising a transistor gate array including first gates and second grounded isolation gates. In one implementation, a method of forming a field effect transistor includes forming masking material over semiconductive material of a substrate. A trench is formed through the masking material and into the semiconductive material. Gate dielectric material is formed within the trench in the semiconductive material. Gate material is deposited within the trench in the masking material and within the trench in the semiconductive material over the gate dielectric material. Source/drain regions are formed. Other aspects and implementations are contemplated.
    Type: Application
    Filed: February 2, 2006
    Publication date: August 2, 2007
    Inventors: Young Kim, Kunal Parekh
  • Publication number: 20070161142
    Abstract: A method and apparatus providing an integrated circuit having a plurality of gate stack structures having gate oxide layers with differing thicknesses and nitrogen concentrations and gate electrodes with differing conductivity types and active dopant concentrations.
    Type: Application
    Filed: January 9, 2006
    Publication date: July 12, 2007
    Inventors: Chandra Mouli, Kunal Parekh
  • Publication number: 20070145430
    Abstract: The use of strained gate electrodes in integrated circuits results in a transistor having improved carrier mobility, improved drive characteristics, and reduced source drain junction leakage. The gate electrode strain is obtained through non symmetric placement of stress inducing structures as part of the gate electrode. Silicon nitride layers may be placed on one side of the gate electrode in a compressive mode, or on the other side of the gate electrode in a tensile mode to obtain similar results.
    Type: Application
    Filed: December 22, 2005
    Publication date: June 28, 2007
    Inventors: Gurtej Sandhu, Kunal Parekh
  • Publication number: 20070141821
    Abstract: The invention includes methods of forming integrated circuitry, methods of forming memory circuitry, and methods of forming field effect transistors. In one implementation, conductive metal silicide is formed on some areas of a substrate and not on others. In one implementation, conductive metal silicide is formed on a transistor source/drain region and which is spaced from an anisotropically etched sidewall spacer proximate a gate of the transistor.
    Type: Application
    Filed: February 9, 2007
    Publication date: June 21, 2007
    Inventors: Kunal Parekh, John Zahurak
  • Publication number: 20070111436
    Abstract: The present invention is generally directed to a method of manufacturing sidewall spacers on a memory device, and a memory device comprising such sidewall spacers. In one illustrative embodiment, the method includes forming sidewall spacers on a memory device comprised of a memory array and at least one peripheral circuit by forming a first sidewall spacer adjacent a word line structure in the memory array, the first sidewall spacer having a first thickness and forming a second sidewall spacer adjacent a transistor structure in the peripheral circuit, the second sidewall spacer having a second thickness that is greater than the first thickness, wherein the first and second sidewall spacers comprise material from a single layer of spacer material.
    Type: Application
    Filed: December 27, 2006
    Publication date: May 17, 2007
    Inventors: David Hwang, Kunal Parekh, Michael Willett, Jigish Trivedi, Suraj Mathew, Greg Peterson
  • Publication number: 20070091706
    Abstract: A method and apparatus is provided for performing a redundancy programming. The system of the present invention includes a device testing unit for performing a memory test. The system also includes a memory device operatively coupled to the device testing unit. The memory device includes an access transistor that includes a charge trapping area. A threshold voltage of the access transistor is modified upon trapping of charges in the charge trapping unit. The memory device also includes a memory element and a fuse associated with the memory element. The fuse is capable of entering an alternative state in response to modifying the threshold voltage of the access transistor. The state of the fuse may be used to program or de-program the memory element.
    Type: Application
    Filed: November 30, 2006
    Publication date: April 26, 2007
    Inventor: Kunal Parekh
  • Publication number: 20070045562
    Abstract: Systems and methods for controlling ambient pressure during processing of microfeature workpieces, including during immersion lithography, are disclosed. A system in accordance with one embodiment includes a support configured to carry a microfeature workpiece with a surface of the microfeature workpiece at a support location, and a liquid supply device positioned proximate to the support to dispense liquid at the surface location. The system can further include a generally gas-tight enclosure disposed around at least a portion of the surface location. The enclosure can be coupleable to a vacuum source and can be configured to withstand an internal pressure less than atmospheric pressure. This arrangement can be used in the context of an immersion photolithography system, or other systems for which a liquid is disposed on the surface of the microfeature workpiece.
    Type: Application
    Filed: August 29, 2005
    Publication date: March 1, 2007
    Applicant: Micron Technology, Inc.
    Inventor: Kunal Parekh
  • Publication number: 20070037316
    Abstract: A method of forming contacts used in a memory device. The method involves forming a via in an insulating layer, forming spacers on sidewalls of the via, and filling the via with a conductive material. The resulting contact has rounded upper corners to improve the reliability of the memory device. Also disclosed is a subsequent recessing and refilling method to mitigate keyholes in the memory device contacts.
    Type: Application
    Filed: August 9, 2005
    Publication date: February 15, 2007
    Inventors: H. Manning, Kunal Parekh