Patents by Inventor Kwang-Wook Koh

Kwang-Wook Koh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060054965
    Abstract: Byte-operational nonvolatile semiconductor memory devices are capable of erasing stored data one byte at a time. A byte memory cell may include a memory cell array of 1-byte memory transistors. The 1-byte memory transistors may be arranged in one direction, each including a junction region and a channel region formed in an active region. A byte memory cell may include a byte select transistor. The select transistor may be disposed in the active region and including a junction region that is directly adjacent to a junction of each of the 1-byte memory transistors. The byte select transistor may be disposed over or under the 1-byte memory transistors perpendicular to the arranged direction of the 1-byte memory transistors.
    Type: Application
    Filed: November 9, 2005
    Publication date: March 16, 2006
    Inventors: Sung-ho Kim, Nae-in Lee, Kwang-wook Koh, Geum-jong Bae, Ki-chul Kim, Jin-hee Kim, In-wook Cho, Sang-su Kim
  • Patent number: 6998309
    Abstract: A method of manufacturing a non-volatile semiconductor memory device begins by forming a dielectric layer pattern having an ONO composition on a substrate. A polysilicon layer is formed on the substrate including over the dielectric layer pattern. The polysilicon layer is patterned to form a split polysilicon layer pattern that exposes part of the dielectric layer pattern. The exposed dielectric layer is etched, and then impurities are implanted into portions of the substrate using the split polysilicon layer pattern as a mask to thereby form a source region having a vertical profile in the substrate.
    Type: Grant
    Filed: February 24, 2004
    Date of Patent: February 14, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: In-Wook Cho, Nae-In Lee, Kwang-Wook Koh, Geum-Jong Bae, Sang-Su Kim, Jin-Hee Kim, Sung-Ho Kim, Ki-Chul Kim
  • Publication number: 20050186734
    Abstract: A method of manufacturing a non-volatile semiconductor memory device begins by forming a dielectric layer pattern having an ONO composition on a substrate. A polysilicon layer is formed on the substrate including over the dielectric layer pattern. The polysilicon layer is patterned to form a split polysilicon layer pattern that exposes part of the dielectric layer pattern. The exposed dielectric layer is etched, and then impurities are implanted into portions of the substrate using the split polysilicon layer pattern as a mask to thereby form a source region having a vertical profile in the substrate.
    Type: Application
    Filed: February 24, 2004
    Publication date: August 25, 2005
    Inventors: In-Wook Cho, Nae-In Lee, Kwang-Wook Koh, Geun-Jong Bae, Sang-Su Kim, Jin-Hee Kim, Sung-Ho Kim, Ki-Chul Kim
  • Publication number: 20050088879
    Abstract: A programming method of a non-volatile memory device includes a pre-program of the non-volatile memory device, and a main-program of the pre-programmed non-volatile memory device. The non-volatile memory device may include a tunnel dielectric layer, a charge storage layer, a blocking dielectric layer, and a gate electrode, which are sequentially stacked on a semiconductor substrate. The charge storage layer may be an electrically-floated conductive layer, or a dielectric layer having a trap site. By performing a main-program after performing a pre-program, to increase the threshold voltage of the non-volatile memory device, the program current can be effectively reduced.
    Type: Application
    Filed: October 21, 2004
    Publication date: April 28, 2005
    Inventors: Ki-Chul Kim, Byou-Ree Lim, Sang-Su Kim, Geum-Jong Bae, Kwang-Wook Koh
  • Publication number: 20050048702
    Abstract: A local SONOS structure having a two-piece gate and a self-aligned ONO structure includes: a substrate; an ONO structure on the substrate; a first gate layer on and aligned with the ONO structure; a gate insulator on the substrate aside the ONO structure; and a second gate layer on the first gate layer and on the gate insulator. The first and second gate layers are electrically connected together. Together, the ONO structure and first and second gate layers define at least a 1-bit local SONOS structure. A corresponding method of manufacture includes: providing a substrate; forming an ONO structure on the substrate; forming a first gate layer on and aligned with the ONO structure; forming a gate insulator on the substrate aside the ONO structure; forming a second gate layer on the first gate layer and on the gate insulator; and electrically connecting the first and second gate layers.
    Type: Application
    Filed: September 30, 2004
    Publication date: March 3, 2005
    Inventors: Geum-Jong Bae, Nae-In Lee, Sang Kim, Ki Kim, Jin-Hee Kim, In-Wook Cho, Sung-Ho Kim, Kwang-Wook Koh
  • Publication number: 20050023604
    Abstract: The present invention discloses a semiconductor device having a floating trap type nonvolatile memory cell and a method for manufacturing the same. The method includes providing a semiconductor substrate having a nonvolatile memory region, a first region, and a second region. A triple layer composed of a tunnel oxide layer, a charge storing layer and a first deposited oxide layer on the semiconductor substrate is formed sequentially. The triple layer on the semiconductor substrate except the nonvolatile memory region is then removed. A second deposited oxide layer is formed on an entire surface of the semiconductor substrate including the first and second regions from which the triple layer is removed. The second deposited oxide layer on the second region is removed, and a first thermal oxide layer is formed on the entire surface of the semiconductor substrate including the second region from which the second deposited oxide layer is removed.
    Type: Application
    Filed: May 13, 2004
    Publication date: February 3, 2005
    Inventors: Sang-Su Kim, Kwang-Wook Koh, Geum-Jong Bae, Ki-Chul Kim, Sung-Ho Kim, Jin-Hee Kim, In-Wook Cho
  • Patent number: 6815764
    Abstract: A local SONOS structure having a two-piece gate and a self-aligned ONO structure includes: a substrate; an ONO structure on the substrate; a first gate layer on and aligned with the ONO structure; a gate insulator on the substrate aside the ONO structure; and a second gate layer on the first gate layer and on the gate insulator. The first and second gate layers are electrically connected together. Together, the ONO structure and first and second gate layers define at least a 1-bit local SONOS structure. A corresponding method of manufacture includes: providing a substrate; forming an ONO structure on the substrate; forming a first gate layer on and aligned with the ONO structure; forming a gate insulator on the substrate aside the ONO structure; forming a second gate layer on the first gate layer and on the gate insulator; and electrically connecting the first and second gate layers.
    Type: Grant
    Filed: March 17, 2003
    Date of Patent: November 9, 2004
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Geum-Jong Bae, Nae-In Lee, Sang Su Kim, Ki Chul Kim, Jin-Hee Kim, In-Wook Cho, Sung-Ho Kim, Kwang-Wook Koh
  • Publication number: 20040207003
    Abstract: Byte-operational nonvolatile semiconductor memory devices are capable of erasing stored data one byte at a time. A byte memory cell may include a memory cell array of 1-byte memory transistors. The 1-byte memory transistors may be arranged in one direction, each including a junction region and a channel region formed in an active region. A byte memory cell may include a byte select transistor. The select transistor may be disposed in the active region and including a junction region that is directly adjacent to a junction of each of the 1-byte memory transistors. The byte select transistor may be disposed over or under the 1-byte memory transistors perpendicular to the arranged direction of the 1-byte memory transistors.
    Type: Application
    Filed: March 25, 2004
    Publication date: October 21, 2004
    Inventors: Sung-ho Kim, Nae-in Lee, Kwang-wook Koh, Geum-jong Bae, Ki-chul Kim, Jin-hee Kim, In-wook Cho, Sang-su Kim
  • Publication number: 20040183126
    Abstract: A local SONOS structure having a two-piece gate and a self-aligned ONO structure includes: a substrate; an ONO structure on the substrate; a first gate layer on and aligned with the ONO structure; a gate insulator on the substrate aside the ONO structure; and a second gate layer on the first gate layer and on the gate insulator. The first and second gate layers are electrically connected together. Together, the ONO structure and first and second gate layers define at least a 1-bit local SONOS structure. A corresponding method of manufacture includes: providing a substrate; forming an ONO structure on the substrate; forming a first gate layer on and aligned with the ONO structure; forming a gate insulator on the substrate aside the ONO structure; forming a second gate layer on the first gate layer and on the gate insulator; and electrically connecting the first and second gate layers.
    Type: Application
    Filed: March 17, 2003
    Publication date: September 23, 2004
    Inventors: Geum-Jong Bae, Nae-In Lee, Sang Su Kim, Ki Chul Kim, Jin-Hee Kim, In-Wook Cho, Sung-Ho Kim, Kwang-Wook Koh