Patents by Inventor Kyoung-Ryul Yoon

Kyoung-Ryul Yoon has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11723186
    Abstract: A memory device including a substrate; a bit line laterally oriented to be parallel to the substrate; a transistor including two channels that are laterally oriented from the bit line and a word line that is vertically oriented and surrounds the two channels; and a capacitor laterally oriented from the transistor.
    Type: Grant
    Filed: March 5, 2021
    Date of Patent: August 8, 2023
    Assignee: SK hynix Inc.
    Inventors: Seung Wook Ryu, Kyoung Ryul Yoon
  • Publication number: 20220416055
    Abstract: A semiconductor device includes: a first electrode; a second electrode; and a dielectric layer stack positioned between the first electrode and the second electrode, the dielectric layer stack including a first anti-ferroelectric layer, a second anti-ferroelectric layer, and a ferroelectric layer between the first anti-ferroelectric layer and the second anti-ferroelectric.
    Type: Application
    Filed: August 30, 2022
    Publication date: December 29, 2022
    Inventors: Wan Joo MAENG, Hyun Soo JIN, Se Hun KANG, Ki Vin IM, Kyoung Ryul YOON
  • Patent number: 11469310
    Abstract: A semiconductor device includes: a first electrode; a second electrode; and a dielectric layer stack positioned between the first electrode and the second electrode, the dielectric layer stack including a first anti-ferroelectric layer, a second anti-ferroelectric layer, and a ferroelectric layer between the first anti-ferroelectric layer and the second anti-ferroelectric.
    Type: Grant
    Filed: November 12, 2020
    Date of Patent: October 11, 2022
    Assignee: SK hynix Inc.
    Inventors: Wan Joo Maeng, Hyun Soo Jin, Se Hun Kang, Ki Vin Im, Kyoung Ryul Yoon
  • Publication number: 20220122975
    Abstract: A memory device including a substrate; a bit line laterally oriented to be parallel to the substrate; a transistor including two channels that are laterally oriented from the bit line and a word line that is vertically oriented and surrounds the two channels; and a capacitor laterally oriented from the transistor.
    Type: Application
    Filed: March 5, 2021
    Publication date: April 21, 2022
    Inventors: Seung Wook RYU, Kyoung Ryul YOON
  • Publication number: 20210359100
    Abstract: A semiconductor device includes: a first electrode; a second electrode; and a dielectric layer stack positioned between the first electrode and the second electrode, the dielectric layer stack including a first anti-ferroelectric layer, a second anti-ferroelectric layer, and a ferroelectric layer between the first anti-ferroelectric layer and the second anti-ferroelectric.
    Type: Application
    Filed: November 12, 2020
    Publication date: November 18, 2021
    Inventors: Wan Joo MAENG, Hyun Soo JIN, Se Hun KANG, Ki Vin IM, Kyoung Ryul YOON
  • Patent number: 9793133
    Abstract: Methods of forming a semiconductor device can be provided by forming a first molding layer on a substrate and forming a first hole through the first molding layer. A second molding layer can be formed on the first molding layer so that the first hole is retained in the first molding layer and a second hole can be formed through the second molding layer to connect with the first hole. A capacitor electrode can be formed in the first and second holes.
    Type: Grant
    Filed: October 8, 2014
    Date of Patent: October 17, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Chan-Won Kim, Jung-Woo Seo, Kee-Hong Lee, Kyoung-Ryul Yoon, Seong-Kyu Yun
  • Publication number: 20150214289
    Abstract: Methods of forming a semiconductor device can be provided by forming a first molding layer on a substrate and forming a first hole through the first molding layer. A second molding layer can be formed on the first molding layer so that the first hole is retained in the first molding layer and a second hole can be formed through the second molding layer to connect with the first hole. A capacitor electrode can be formed in the first and second holes.
    Type: Application
    Filed: October 8, 2014
    Publication date: July 30, 2015
    Inventors: Chan-Won Kim, Jung-Woo Seo, Kee-Hong Lee, Kyoung-Ryul Yoon, Seong-Kyu Yun
  • Patent number: 8772167
    Abstract: A method of forming a semiconductor memory device includes forming an etch target layer on a substrate, forming a sacrificial layer having preliminary openings on the etch target layer, forming assistance spacers in the preliminary openings, respectively, removing the sacrificial layer, such that the assistance spacers remain on the etch target layer, forming first mask spacers covering inner sidewalls of the assistance spacers, respectively, the first mask spacers respectively defining first openings, forming a second mask spacer covering outer sidewalls of the assistance spacers, the second mask spacer defining second openings between the first openings, the first and second openings being adjacent to each other along a first direction, and etching the etch target layer exposed by the first openings and the second openings to form holes in the etch target layer.
    Type: Grant
    Filed: August 17, 2012
    Date of Patent: July 8, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: JungWoo Seo, Kyoung Ryul Yoon, Kukhan Yoon
  • Patent number: 8481398
    Abstract: A method of forming a semiconductor device includes forming a lower electrode layer on a substrate, forming a surface oxide layer on the lower electrode layer, partially removing the lower electrode layer to form a lower electrode, removing the surface oxide layer to expose the lower electrode, forming a capacitor dielectric layer on the lower electrode, and forming an upper electrode on the capacitor dielectric layer.
    Type: Grant
    Filed: March 12, 2010
    Date of Patent: July 9, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung-Sik Chung, Jung-Hee Chung, Young-Jin Kim, Seok-Woo Nam, Han-Jin Lim, Kyoung-Ryul Yoon
  • Publication number: 20130095663
    Abstract: A method of forming a semiconductor memory device includes forming an etch target layer on a substrate, forming a sacrificial layer having preliminary openings on the etch target layer, forming assistance spacers in the preliminary openings, respectively, removing the sacrificial layer, such that the assistance spacers remain on the etch target layer, forming first mask spacers covering inner sidewalls of the assistance spacers, respectively, the first mask spacers respectively defining first openings, forming a second mask spacer covering outer sidewalls of the assistance spacers, the second mask spacer defining second openings between the first openings, the first and second openings being adjacent to each other along a first direction, and etching the etch target layer exposed by the first openings and the second openings to form holes in the etch target layer.
    Type: Application
    Filed: August 17, 2012
    Publication date: April 18, 2013
    Inventors: JungWoo SEO, Kyoung Ryul Yoon, Kukhan Yoon
  • Patent number: 8012823
    Abstract: Provided are methods of fabricating capacitors of semiconductor devices, the methods including: forming a lower electrode on a semiconductor substrate, performing a pre-process operation on the lower electrode for suppressing deterioration of the lower electrode during a process, forming a dielectric layer on the lower electrode using a source gas and an ozone gas, and forming an upper electrode on the dielectric layer, wherein the pre-process operation and the forming of the dielectric layer may be performed in one device capable of atomic layer deposition.
    Type: Grant
    Filed: May 15, 2009
    Date of Patent: September 6, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Han-jin Lim, Jae-young Park, Young-jin Kim, Seok-woo Nam, Bong-hyun Kim, Kyoung-ryul Yoon, Jae-hyoung Choi, Beom-jong Kim
  • Patent number: 7888727
    Abstract: A semiconductor device and/or gate structure having a composite dielectric layer and methods of manufacturing the same is provided. In the semiconductor device, gate structure, and methods provided, a first conductive layer may be formed on a substrate. A native oxide layer formed on the first conductive layer may be removed. A surface of the first conductive layer may be nitrided so that the surface may be altered into a nitride layer. A composite dielectric layer including the first and/or second dielectric layers may be formed on the nitride layer. A second conductive layer may be formed on the composite dielectric layer. The first dielectric layer may include a material having a higher dielectric constant. The second dielectric layer may be capable of suppressing crystallization of the first dielectric layer.
    Type: Grant
    Filed: June 9, 2009
    Date of Patent: February 15, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ki-Yeon Park, Kyoung-Ryul Yoon, Dae-Sik Choi, Han-Mei Choi, Seung-Hwan Lee
  • Patent number: 7838438
    Abstract: A dielectric layer, an MIM capacitor, a method of manufacturing the dielectric layer and a method of manufacturing the MIM capacitor. The method of manufacturing the dielectric layer includes chemically reacting a metal source with different amounts of an oxidizing agent based on the cycle of the chemical reactions in order to control leakage characteristics of the dielectric layer, the electrical characteristics of the dielectric layer, and the dielectric characteristics of the dielectric layer.
    Type: Grant
    Filed: February 28, 2006
    Date of Patent: November 23, 2010
    Assignee: Samsung Electronics Co., Ltd
    Inventors: Ki Vin Im, Jae Hyun Yeo, Kyoung Ryul Yoon, Jong Cheol Lee, Eun Ae Chung, Young Sun Kim
  • Publication number: 20100240191
    Abstract: A method of forming a semiconductor device includes forming a lower electrode layer on a substrate, forming a surface oxide layer on the lower electrode layer, partially removing the lower electrode layer to form a lower electrode, removing the surface oxide layer to expose the lower electrode, forming a capacitor dielectric layer on the lower electrode, and forming an upper electrode on the capacitor dielectric layer.
    Type: Application
    Filed: March 12, 2010
    Publication date: September 23, 2010
    Inventors: Seung-Sik Chung, Jung-Hee Chung, Young-Jin Kim, Seok-Woo Nam, Han-Jin Lim, Kyoung-Ryul Yoon
  • Publication number: 20100009508
    Abstract: Provided are methods of fabricating capacitors of semiconductor devices, the methods including: forming a lower electrode on a semiconductor substrate, performing a pre-process operation on the lower electrode for suppressing deterioration of the lower electrode during a process, forming a dielectric layer on the lower electrode using a source gas and an ozone gas, and forming an upper electrode on the dielectric layer, wherein the pre-process operation and the forming of the dielectric layer may be performed in one device capable of atomic layer deposition.
    Type: Application
    Filed: May 15, 2009
    Publication date: January 14, 2010
    Inventors: Han-jin Lim, Jae-young Park, Young-jin Kim, Seok-woo Nam, Bong-hyun Kim, Kyoung-ryul Yoon, Jae-hyoung Chol, Beom-jong Kim
  • Patent number: 7646056
    Abstract: In a gate structure of a non-volatile memory device is formed, a tunnel insulating layer and a charge trapping layer are formed on a substrate. A composite dielectric layer is formed on the charge trapping layer and has a laminate structure in which first material layers including aluminum oxide and second material layers including hafnium oxide or zirconium oxide are alternately stacked. A conductive layer is formed on the composite dielectric layer and then a gate structure is formed by patterning the conductive layer, the composite dielectric layer, the charge trapping layer, and the tunnel insulating layer.
    Type: Grant
    Filed: March 15, 2006
    Date of Patent: January 12, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Han-Mei Choi, Kyoung-Ryul Yoon, Seung-Hwan Lee, Ki-Yeon Park, Young-Sun Kim
  • Publication number: 20090309187
    Abstract: Provided is a semiconductor device including a multi-layer dielectric structure and a method of fabricating the semiconductor device. According to one example embodiment, the semiconductor device includes a capacitor comprising: first and second electrodes facing each other; at least one first dielectric layer that is disposed between the first and second electrodes, the at least one first dielectric layer comprising a first high-k dielectric layer doped with silicon; and at least one second dielectric layer that is disposed between the at least one first dielectric layer and any of the first and second electrodes, the at least one second dielectric layer having a higher crystallization temperature than that of the first dielectric layer.
    Type: Application
    Filed: August 20, 2009
    Publication date: December 17, 2009
    Inventors: Jae-hyoung Choi, Cha-young Yoo, Jong-cheol Lee, Kyoung-ryul Yoon, Ki-vin Im, Hoon-sang Choi, Se-hoon Oh, Se-hwi Cho
  • Publication number: 20090258470
    Abstract: Methods of manufacturing a semiconductor device include forming an absorption layer on a surface of a substrate by exposing the surface of the substrate to a first reaction gas at a first temperature. A metal oxide layer is then formed on the surface of the substrate by exposing the absorption layer to a second reaction gas at a second temperature. The first reaction gas may include a precursor containing zirconium (e.g., tetrakis(ethylmethylamino)zirconium) and the second reaction gas may include an oxidizing agent.
    Type: Application
    Filed: April 14, 2009
    Publication date: October 15, 2009
    Inventors: Jae-Hyoung Choi, Jin-Hyuk Choi, Cha-Young Yoo, Kyu-Ho Cho, Wan-Don Kim, Kyoung-Ryul Yoon, Jae-Hyun Yeo, Yong-Suk Tak
  • Publication number: 20090250741
    Abstract: A semiconductor device and/or gate structure having a composite dielectric layer and methods of manufacturing the same is provided. In the semiconductor device, gate structure, and methods provided, a first conductive layer may be formed on a substrate. A native oxide layer formed on the first conductive layer may be removed. A surface of the first conductive layer may be nitrided so that the surface may be altered into a nitride layer. A composite dielectric layer including the first and/or second dielectric layers may be formed on the nitride layer. A second conductive layer may be formed on the composite dielectric layer. The first dielectric layer may include a material having a higher dielectric constant. The second dielectric layer may be capable of suppressing crystallization of the first dielectric layer.
    Type: Application
    Filed: June 9, 2009
    Publication date: October 8, 2009
    Inventors: Ki-Yeon Park, Kyoung-Ryul Yoon, Dae-Sik Choi, Han-Mei Choi, Seung-Hwan Lee
  • Publication number: 20090195962
    Abstract: A multilayer electrode structure has a conductive layer including aluminum, an oxide layer formed on the conductive layer, and an oxygen diffusion barrier layer. The oxide layer includes zirconium oxide and/or titanium oxide. The oxygen diffusion barrier layer is formed at an interface between the conductive layer and the oxide layer by re-oxidizing the oxide layer. The oxygen diffusion barrier layer includes aluminum oxide.
    Type: Application
    Filed: February 25, 2009
    Publication date: August 6, 2009
    Inventors: Jong-Cheol Lee, Kyoung-Ryul Yoon, Ki-Vin Im, Jae-Hyun Yeo, Eun-Ae Chung, Jin-Il Lee