Patents by Inventor Kyung-seok Oh

Kyung-seok Oh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7145196
    Abstract: A field effect transistor includes a channel region under a gate stack formed on a semiconductor structure. The field effect transistor also includes a drain region formed with a first dopant doping a first side of the channel region, and includes a source region formed with the first dopant doping a second side of the channel region. The drain and source regions are doped asymmetrically such that a first charge carrier profile between the channel and drain regions has a steeper slope than a second charge carrier profile between the channel and source regions.
    Type: Grant
    Filed: December 2, 2004
    Date of Patent: December 5, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ki-Jae Hur, Kyung-Seok Oh, Joo-Sung Park, Jung-Hyun Shin
  • Publication number: 20050127407
    Abstract: A field effect transistor includes a channel region under a gate stack formed on a semiconductor structure. The field effect transistor also includes a drain region formed with a first dopant doping a first side of the channel region, and includes a source region formed with the first dopant doping a second side of the channel region. The drain and source regions are doped asymmetrically such that a first charge carrier profile between the channel and drain regions has a steeper slope than a second charge carrier profile between the channel and source regions.
    Type: Application
    Filed: December 2, 2004
    Publication date: June 16, 2005
    Inventors: Ki-Jae Hur, Kyung-Seok Oh, Joo-Sung Park, Jung-Hyun Shin
  • Publication number: 20050106808
    Abstract: A semiconductor device and methods of fabricating the semiconductor device, suitable for preventing electrical bridges between storage nodes without the increase of planar areas. In one embodiment, a semiconductor device comprises a semiconductor substrate and at least one storage node formed over the semiconductor substrate. The storage node has a bottom portion and a sidewall extending upward from a rim of the bottom portion. At least a portion of the sidewall is recessed.
    Type: Application
    Filed: November 16, 2004
    Publication date: May 19, 2005
    Inventors: Suk-Won Yu, Kyung-Seok Oh, Joo-Sung Park, Jung-Hyun Shin
  • Publication number: 20050082635
    Abstract: A semiconductor fuse box includes a fuse structure and a protective structure disposed between the fuse structure and an integrated circuit structure. The protective structure has at least one irregular side surface. The protective structure (which may also include a pad formed there-under) extends beyond a bottom of the fuse structure. Such an irregular side surface and such an extension of the protective structure minimize propagation of damaging energy to the adjacent integrated circuit structure when a laser beam is directed to the fuse structure.
    Type: Application
    Filed: October 7, 2004
    Publication date: April 21, 2005
    Inventors: Min-Sung Kang, Kyung-Seok Oh, Joo-Sung Park, Jung-Hyun Shin
  • Patent number: 6423589
    Abstract: A CMOS integrated circuit includes an NMOS transistor and a PMOS transistor in an integrated circuit substrate. The NMOS transistor and the PMOS transistor each include a gate, and a source/drain on opposing sides of the gate. An insulating layer is located on the integrated circuit substrate. The insulating layer includes a contact hole therein which exposes a portion of a corresponding one of the source/drains. A source/drain plug is formed in the corresponding one of the source/drains. The source/drain plug is of opposite conductivity from the corresponding one of the source/drains. The source/drain plug is centered about the portion of the corresponding one of the source/drains. The source/drain plug may be formed by ion implantation through the contact hole and is thereby self-aligned to the contact hole. The source/drain plug can compensate for misalignment and the diffusion for highly integrated CMOS devices.
    Type: Grant
    Filed: June 20, 2001
    Date of Patent: July 23, 2002
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-hoon Park, Yang-koo Lee, Kyung-seok Oh
  • Publication number: 20010035557
    Abstract: A CMOS integrated circuit includes an NMOS transistor and a PMOS transistor in an integrated circuit substrate. The NMOS transistor and the PMOS transistor each include a gate, and a source/drain on opposing sides of the gate. An insulating layer is located on the integrated circuit substrate. The insulating layer includes a contact hole therein which exposes a portion of a corresponding one of the source/drains. A source/drain plug is formed in the corresponding one of the source/drains. The source/drain plug is of opposite conductivity from the corresponding one of the source/drains. The source/drain plug is centered about the portion of the corresponding one of the source/drains. The source/drain plug may be formed by ion implantation through the contact hole and is thereby self-aligned to the contact hole. The source/drain plug can compensate for misalignment and the diffusion for highly integrated CMOS devices.
    Type: Application
    Filed: June 20, 2001
    Publication date: November 1, 2001
    Inventors: Young-Hoon Park, Yang-Koo Lee, Kyung-Seok Oh
  • Patent number: 6274914
    Abstract: A CMOS integrated circuit includes an NMOS transistor and a PMOS transistor in an integrated circuit substrate. The NMOS transistor and the PMOS transistor each include a gate, and a source/drain on opposing sides of the gate. An insulating layer is located on the integrated circuit substrate. The insulating layer includes a contact hole therein which exposes a portion of a corresponding one of the source/drains. A source/drain plug is formed in the corresponding one of the source/drains. The source/drain plug is of opposite conductivity from the corresponding one of the source/drains. The source/drain plug is centered about the portion of the corresponding one of the source/drains. The source/drain plug may be formed by ion implantation through the contact hole and is thereby self-aligned to the contact hole. The source/drain plug can compensate for misalignment and the diffusion for highly integrated CMOS devices.
    Type: Grant
    Filed: May 13, 1997
    Date of Patent: August 14, 2001
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-hoon Park, Yang-koo Lee, Kyung-seok Oh
  • Patent number: 5942803
    Abstract: A method for forming an opening in an integrated circuit device with an improved aspect ratio includes the following steps. An inter-insulating layer is formed on a surface of a substrate. A recess having a first width is then formed in the inter-insulating layer. Next, a hole having a second width is formed in the inter-insulating layer at a base of the recess, wherein the first width is greater than the second width. Thus, an opening is formed to have a cross-sectional shape of a step where its upper portion formed by the recess which is wider than its lower portion formed by the hole. Accordingly, open circuits caused by voids formed in the opening in subsequent metal deposition steps may be prevented.
    Type: Grant
    Filed: March 17, 1997
    Date of Patent: August 24, 1999
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Myoung-seob Shim, Hun-chul Shin, Kyung-seok Oh
  • Patent number: 5789275
    Abstract: The present invention relates to a method for fabricating a semiconductor laser diode in optical communication system, and the present invention uses both an oxide and a nitride pattern as an etch mask instead of the single oxide pattern in order to decrease the under cut of the edge of the oxide pattern.
    Type: Grant
    Filed: November 26, 1996
    Date of Patent: August 4, 1998
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventors: Soo Won Lee, Gyu Seog Cho, Tae Jin Kim, Kyung Seok Oh
  • Patent number: 5693558
    Abstract: The present invention relates to a method for fabricating a semiconductor laser diode in optical communication system, having the steps for forming current blocking layers on the resulting structure of the mesa structure and then forming an opening through the current blocking layer on the mesa structure.
    Type: Grant
    Filed: November 26, 1996
    Date of Patent: December 2, 1997
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventors: Soo Won Lee, Gyu Seog Cho, Tae Jin Kim, Kyung Seok Oh
  • Patent number: 5444020
    Abstract: A method for forming contact holes having different depths in an insulating layer which covers a semiconductor substrate. A first step selectively etches the upper parts of the insulating layer which correspond to contact holes having a greater depth than the shallowest contact hole, using a first mask pattern. A second etch step selectively etches the remainder of the insulating layer for all of the contact holes at the same time using a second mask pattern. Thus, contact hole misalignment is kept to a minimum.
    Type: Grant
    Filed: October 13, 1993
    Date of Patent: August 22, 1995
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung-ku Lee, Kyung-seok Oh