Patents by Inventor Kyung-Suk An

Kyung-Suk An has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10268252
    Abstract: Disclosed embodiments relate to a system that changes transmitter and/or receiver settings to deal with reliability issues caused by a predetermined event, such as a change in a power state or a clock start event. One embodiment uses a first setting while operating a transmitter during a normal operating mode, and a second setting while operating the transmitter during a transient period following the predetermined event. A second embodiment uses similar first and second settings in a receiver, or in both a transmitter and a receiver employed on one side of a bidirectional link. The first and second settings can be associated with different swing voltages, edge rates, equalizations and/or impedances.
    Type: Grant
    Filed: January 5, 2018
    Date of Patent: April 23, 2019
    Assignee: Rambus Inc.
    Inventors: Yu Chang, Lei Luo, Kyung Suk Oh
  • Patent number: 10270442
    Abstract: A memory control component outputs a memory write command to a memory IC and also outputs write data to be received via data inputs of the memory IC. Prior to reception of the write data within the memory IC, the memory control component asserts a termination control signal that causes the memory IC to apply to the data inputs a first on-die termination impedance during reception of the write data followed by a second on-die termination impedance after the write data has been received. The memory control component deasserts the termination control signal to cause the memory IC to apply no termination impedance to the data inputs.
    Type: Grant
    Filed: July 31, 2018
    Date of Patent: April 23, 2019
    Assignee: Rambus Inc.
    Inventors: Kyung Suk Oh, Ian P. Shaeffer
  • Patent number: 10234716
    Abstract: A liquid crystal display device includes a display area, a peripheral area, and a boundary area between the display area and the peripheral area and further includes: a first substrate; a switching element disposed on the first substrate in the display area; a pad disposed on the first substrate in the peripheral area and electrically connected with the switching element; a protective film disposed on the first substrate in the display area, the peripheral area, and the boundary area, and covering the switching element and the pad; a color filter disposed on the protective film in the display area; and a planarization film covering the color filter and contacting the protective film in the boundary area and the peripheral area. The planarization film is provided with a first opening overlapping the pad and at least one second opening formed in the boundary area.
    Type: Grant
    Filed: November 1, 2017
    Date of Patent: March 19, 2019
    Assignee: Samsung Display Co., Ltd.
    Inventors: Jee Hoon Han, O Sung Seo, Kyung Suk Jung, Yong Tae Cho
  • Publication number: 20190052269
    Abstract: A memory control component outputs a memory write command to a memory IC and also outputs write data to be received via data inputs of the memory IC. Prior to reception of the write data within the memory IC, the memory control component asserts a termination control signal that causes the memory IC to apply to the data inputs a first on-die termination impedance during reception of the write data followed by a second on-die termination impedance after the write data has been received. The memory control component deasserts the termination control signal to cause the memory IC to apply no termination impedance to the data inputs.
    Type: Application
    Filed: July 31, 2018
    Publication date: February 14, 2019
    Inventors: Kyung Suk Oh, Ian P. Shaeffer
  • Patent number: 10193130
    Abstract: A rechargeable battery pack is disclosed. In one aspect, the battery pack includes a battery cell including an electrode terminal in a cap plate and configured to perform charging and discharging operations, a protection element connected to the electrode terminal via a first connecting tab and a protection management package connected to a second connecting tab of the protection element and connected to the cap plate via an electrode tab. The battery pack also includes a molding portion enclosing the protection element and the protection management package; and an adhesive member disposed between the molding portion and the battery cell to attach them, wherein the first connecting tab has a bending portion bent between the electrode terminal and the protection element so as to set a height difference.
    Type: Grant
    Filed: October 4, 2016
    Date of Patent: January 29, 2019
    Assignee: Samsung SDI Co., Ltd.
    Inventors: Jae-Seung Kim, Kyung-Suk Ko
  • Patent number: 10192598
    Abstract: A memory device comprising a programmable command-and-address (CA) interface and/or a programmable data interface is described. In an operational mode, two or more CA interfaces may be active. In another operational mode, at least one, but not all, CA interfaces may be active. In an operational mode, all of the data interfaces may be active. In another operational mode, at least one, but not all, data interfaces may be active. The memory device can include circuitry to select: an operational mode; a sub-mode within an operational mode; one or more CA interfaces as the active CA interface(s); a main CA interface from multiple active CA interfaces; and/or one or more data interfaces as the active data interfaces. The circuitry may perform these selection(s) based on one or more bits in one or more registers and/or one or more signals received on one or more pins.
    Type: Grant
    Filed: June 14, 2017
    Date of Patent: January 29, 2019
    Assignee: Rambus Inc.
    Inventors: Ian Shaeffer, Lawrence Lai, Fan Ho, David A. Secker, Wayne S. Richardson, Akash Bansal, Brian S. Leibowitz, Kyung Suk Oh
  • Patent number: 10115439
    Abstract: A system has a plurality of memory devices arranged in a fly-by topology, each having on-die termination (ODT) circuitry for connecting to an address and control (RQ) bus. The ODT circuitry of each memory device includes a set of one or more control registers for controlling on-die termination of one or more signal lines of the RQ bus. A first memory device includes a first set of one or more control registers storing a first ODT value, for controlling termination of one or more signal lines of the RQ bus by the ODT circuitry of the first memory device, and a second memory device includes a second set of one or more control registers storing a second ODT value different from the first ODT value, for controlling termination of one or more signal lines of the RQ bus by the ODT circuitry of the second memory device.
    Type: Grant
    Filed: July 31, 2017
    Date of Patent: October 30, 2018
    Assignee: RAMBUS INC.
    Inventors: Ian Shaeffer, Kyung Suk Oh
  • Publication number: 20180274140
    Abstract: The present invention relates to a method for forming a three-dimensional pattern using a double Raschel knitted fabric, and more particularly, to a method for forming a three-dimensional pattern using a double Raschel knitted fabric, in which the facilitation of formation of visually aesthetic patterns can be ensured through a simple process during the surface-molding of the double Raschel knitted fabric having a feeling of volume and a cushion feeling, and in which the double Raschel knitted fabric can be given an adhesive property or a high abrasion resistance, or an adhesive property and a high abrasion resistance.
    Type: Application
    Filed: January 2, 2018
    Publication date: September 27, 2018
    Inventors: Ji Sang JANG, Jae Jung LEE, Kyung Suk CHOI
  • Patent number: 10068930
    Abstract: A display device comprising a first electrode that comprises a first region, a second region, and a third region located between the first region and the second region; a first insulating film disposed on the first electrode; a second electrode that is disposed on the first insulating film and comprises a fourth region overlapping the third region; a second insulating film disposed on the second electrode; a contact hole formed through the second insulating film, the first contact hole exposing the first, second and fourth regions; and a third electrode that is disposed on the second insulating film to cover the first contact hole, and is connected to at least one of the first region and the second region exposed by the first contact hole and the fourth region exposed by the first contact hole.
    Type: Grant
    Filed: February 10, 2017
    Date of Patent: September 4, 2018
    Assignee: Samsung Display Co., Ltd.
    Inventors: Sol Ip Jeong, Sung Hee Hong, Se Jin Kim, Joong Tae Kim, Yang Ho Bae, Kyung Suk Jung, Beom Hee Han
  • Publication number: 20180240778
    Abstract: Integrated circuit packages with multiple integrated circuit dies are provided. A multichip package may include at least two integrated circuit dies that communicate using an embedded multi-die interconnect bridge (EMIB) in a substrate of the multi-chip package. The EMIB may receive power at contact pads formed at a back side of the EMIB that are coupled to a back side conductor on which the EMIB is mounted. The back side conductor may be separated into multiple regions that are electrically isolated from one another and that each receive a different power supply voltage signal or data signal from a printed circuit board. These power supply voltage signals and data signals may be provided to the two integrated circuit dies through internal microvias or through-silicon vias formed in the EMIB.
    Type: Application
    Filed: February 22, 2017
    Publication date: August 23, 2018
    Applicant: Intel Corporation
    Inventors: Hui Liu, Kyung Suk Oh
  • Patent number: 10056902
    Abstract: A memory control component outputs a memory write command to a memory IC and also outputs write data to be received via data inputs of the memory IC. Prior to reception of the write data within the memory IC, the memory control component asserts a termination control signal that causes the memory IC to apply to the data inputs a first on-die termination impedance during reception of the write data followed by a second on-die termination impedance after the write data has been received. The memory control component deasserts the termination control signal to cause the memory IC to apply no termination impedance to the data inputs.
    Type: Grant
    Filed: April 28, 2017
    Date of Patent: August 21, 2018
    Assignee: Rambus Inc.
    Inventors: Kyung Suk Oh, Ian P. Shaeffer
  • Publication number: 20180235077
    Abstract: A structure for delivering power is described. In some embodiments, the structure can include conductors disposed on two or more layers. Specifically, the structure can include a first set of interdigitated conductors disposed on a first layer and oriented substantially along an expected direction of current flow. At least one conductor in the first set of interdigitated conductors may be maintained at a first voltage, and at least one conductor in the first set of interdigitated conductors may be maintained at a second voltage, wherein the second voltage is different from the first voltage. The structure may further include a conducting structure disposed on a second layer, wherein the second layer is different from the first layer, and wherein at least one conductor in the conducting structure is maintained at the first voltage.
    Type: Application
    Filed: February 5, 2018
    Publication date: August 16, 2018
    Applicant: Rambus Inc.
    Inventors: Kyung Suk Oh, Ralf M. Schmitt, Yijiong Feng
  • Publication number: 20180196489
    Abstract: Disclosed embodiments relate to a system that changes transmitter and/or receiver settings to deal with reliability issues caused by a predetermined event, such as a change in a power state or a clock start event. One embodiment uses a first setting while operating a transmitter during a normal operating mode, and a second setting while operating the transmitter during a transient period following the predetermined event. A second embodiment uses similar first and second settings in a receiver, or in both a transmitter and a receiver employed on one side of a bidirectional link. The first and second settings can be associated with different swing voltages, edge rates, equalizations and/or impedances.
    Type: Application
    Filed: January 5, 2018
    Publication date: July 12, 2018
    Inventors: Yu Chang, Lei Luo, Kyung Suk Oh
  • Publication number: 20180182748
    Abstract: A scan driver has a plurality of stages configured to supply a scan signal to scan lines. The plurality of stages include a stage coupled to a scan line of the scan lines. The stage includes a first transistor including a gate electrode, a drain electrode and a source electrode and is configured to output the scan signal to the scan line; a second transistor provided on a side of the first transistor and connected to the drain electrode; a third transistor provided on the side of the first transistor and connected to the source electrode; a capacitor provided between the scan line and the first transistor; a first dummy transistor provided between the first transistor and the capacitor and connected to the capacitor; and a second dummy transistor provided between the first transistor and the second transistor and connected to both the first transistor and the second transistor.
    Type: Application
    Filed: October 31, 2017
    Publication date: June 28, 2018
    Inventors: Jee Hoon HAN, Won Jun LEE, Kyung Suk JUNG, Yong Tae CHO, O Sung SEO, Yun Seok LEE
  • Publication number: 20180129099
    Abstract: A liquid crystal display device includes a display area, a peripheral area, and a boundary area between the display area and the peripheral area and further includes: a first substrate; a switching element disposed on the first substrate in the display area; a pad disposed on the first substrate in the peripheral area and electrically connected with the switching element; a protective film disposed on the first substrate in the display area, the peripheral area, and the boundary area, and covering the switching element and the pad; a color filter disposed on the protective film in the display area; and a planarization film covering the color filter and contacting the protective film in the boundary area and the peripheral area. The planarization film is provided with a first opening overlapping the pad and at least one second opening formed in the boundary area.
    Type: Application
    Filed: November 1, 2017
    Publication date: May 10, 2018
    Inventors: Jee Hoon HAN, O Sung SEO, Kyung Suk JUNG, Yong Tae CHO
  • Patent number: 9941201
    Abstract: In one embodiment, an integrated circuit die includes first and second inductor structures, a first ground conductor, a second ground conductor and a conductive trace. The first ground conductor provides a first ground pathway for the first inductor structure. The second ground conductor provides a second ground pathway for the second inductor structure. The conductive trace coupled between the first and second ground conductors may magnetically decouple the first and second inductor structures. In addition, the integrated circuit die may also include conductive guard ring structures that surround the first and second inductor structures. One of the conductive guard ring structures may be connected to the first grounding pathway and the other conductive guard ring structure may be connected to the second grounding pathway. The conductive guard ring structures may further magnetically decouple the first and second inductor structures.
    Type: Grant
    Filed: February 2, 2016
    Date of Patent: April 10, 2018
    Assignee: Altera Corporation
    Inventors: Xiaohong Jiang, Nathaniel Wright Unger, Kyung Suk Oh
  • Patent number: 9935052
    Abstract: Circuitry having power lines with comparable path resistances may include input-output blocks in an integrated circuit (IC) that are coupled to respective sets of bumps on the IC. The circuitry may have a core region and a periphery region. Groups of input-output blocks may be formed in the periphery region. A first set of power lines in the circuitry extends from the core region to the first group of input-output blocks whereas a second set of power lines in the circuitry extends from the core region to the second group of input-output blocks. The first and second sets of power lines are physically separate from each other.
    Type: Grant
    Filed: November 26, 2014
    Date of Patent: April 3, 2018
    Assignee: Altera Corporation
    Inventors: Hui Liu, Karthik Chandrasekar, Kyung Suk Oh, Kaushik Chanda, Arifur Rahman
  • Patent number: 9934737
    Abstract: A display apparatus includes a display panel comprising a plurality of pixels, each of the pixels comprising a thin film transistor connected to a gate line and a data line and a display element connected to the thin film transistor, a driving voltage generator configured to generate a gate-on voltage and a plurality of gate-off voltages, a timing controller configured to divide an initial driving period into a plurality of setting periods and output a gate-off voltage corresponding to each of the setting periods, and a gate driver circuit configured to generate a gate signal using the gate-on voltage and the gate-off voltage corresponding to a setting period and output the gate signal to the gate line.
    Type: Grant
    Filed: April 2, 2015
    Date of Patent: April 3, 2018
    Assignee: SAMSUNG DISPLAY CO., LTD.
    Inventors: Kyung-Suk Jung, Sung-Ryul Kim, Woo-Sung Sohn
  • Publication number: 20180083091
    Abstract: An on-die-capacitor structure includes a first capacitor and a second capacitor. The first capacitor may have first and second terminals. The first and second terminals are directly connected to first and second power supply rail structures, respectively. The first power supply rail structure is different from the second power supply rail structure. The second capacitor may have third and fourth terminals. The second capacitor is connected in series between the second power supply rail structure and a third power supply rail structure. The third power supply rail structure is different from the first and second power supply rail structures. The third and fourth terminals are directly connected to the second and third power supply rail structures, respectively. The first capacitor may have a first capacitance and the second capacitor structure may have a second capacitance that is greater than the first capacitance.
    Type: Application
    Filed: November 28, 2017
    Publication date: March 22, 2018
    Inventors: Kyung Suk Oh, Charu Sardana, Yanzhong Xu, Guang Chen
  • Patent number: 9913363
    Abstract: A structure for delivering power is described. In some embodiments, the structure can include conductors disposed on two or more layers. Specifically, the structure can include a first set of interdigitated conductors disposed on a first layer and oriented substantially along an expected direction of current flow. At least one conductor in the first set of interdigitated conductors may be maintained at a first voltage, and at least one conductor in the first set of interdigitated conductors may be maintained at a second voltage, wherein the second voltage is different from the first voltage. The structure may further include a conducting structure disposed on a second layer, wherein the second layer is different from the first layer, and wherein at least one conductor in the conducting structure is maintained at the first voltage.
    Type: Grant
    Filed: August 14, 2012
    Date of Patent: March 6, 2018
    Assignee: Rambus Inc.
    Inventors: Kyung Suk Oh, Ralf M. Schmitt, Yijiong Feng