Patents by Inventor Larry R. Tate

Larry R. Tate has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9465237
    Abstract: Embodiments are generally directed to automatic focus prescription lens eyeglasses. An embodiment of an apparatus includes one or more variable focus lenses coupled; one or more actuators to change the focus of the variable focus lenses; and one or more focus distance components coupled to detect a focus distance of one or more eyes of a user of the apparatus. The one or more actuators set a focal distance of each of the one or more variable focus lenses, a focal distance setting for each of the one or more variable focus lenses being determined in response to the focus distance of the one or both eyes of the user; and the focal distance setting for each of the one or more variable focus lenses includes adjustment for a vision prescription of the user.
    Type: Grant
    Filed: December 27, 2013
    Date of Patent: October 11, 2016
    Assignee: Intel Corporation
    Inventors: Larry R. Tate, Simon N. Peffers
  • Publication number: 20150185503
    Abstract: Embodiments are generally directed to automatic focus prescription lens eyeglasses. An embodiment of an apparatus includes one or more variable focus lenses coupled; one or more actuators to change the focus of the variable focus lenses; and one or more focus distance components coupled to detect a focus distance of one or more eyes of a user of the apparatus. The one or more actuators set a focal distance of each of the one or more variable focus lenses, a focal distance setting for each of the one or more variable focus lenses being determined in response to the focus distance of the one or both eyes of the user; and the focal distance setting for each of the one or more variable focus lenses includes adjustment for a vision prescription of the user.
    Type: Application
    Filed: December 27, 2013
    Publication date: July 2, 2015
    Inventors: Larry R. Tate, Simon N. Peffers
  • Patent number: 9054902
    Abstract: Described herein is apparatus and system for switching equalization. The apparatus comprises a sampler to sample an input signal; and an attenuator, coupled to the sampler, with a hysteresis associated with the input signal, the hysteresis of the attenuator is configurable to cancel hysteresis of a communication channel coupled to the attenuator.
    Type: Grant
    Filed: March 16, 2012
    Date of Patent: June 9, 2015
    Assignee: Intel Corporation
    Inventors: Sanquan Song, Jian J. X. Xu, Larry R. Tate
  • Publication number: 20140204990
    Abstract: Described herein is apparatus and system for switching equalization. The apparatus comprises a sampler to sample an input signal; and an attenuator, coupled to the sampler, with a hysteresis associated with the input signal, the hysteresis of the attenuator is configurable to cancel hysteresis of a communication channel coupled to the attenuator.
    Type: Application
    Filed: March 16, 2012
    Publication date: July 24, 2014
    Inventors: Sanquan Song, Jian J.X. Xu, Larry R. Tate
  • Patent number: 8428114
    Abstract: Transmit equalization over high speed digital communication paths may be compensated in a receiver for a probe on that path. In one example, a probe input provides a signal from an electronic communications path, the signal having been processed by a transmit equalizer. A filter circuit processes the signal to compensate for the transmit equalizer, and a decoder decodes the processed signal and produces an output for use by test equipment.
    Type: Grant
    Filed: October 22, 2009
    Date of Patent: April 23, 2013
    Assignee: Intel Corporation
    Inventors: Larry R. Tate, Harry R. Rogers
  • Patent number: 7769109
    Abstract: A method and apparatus to improve modulation efficiency for chip to chip interconnects. Modulation objects that are integer multiples of a fundamental time unit (FTU) are used to populate a symbol period that is also an integer multiple of the FTU. A possible symbol set is established as the set in which the modulation object occupies every possible combination of slots within the symbol period. By permitting the modulation object to overlap positions in different symbols of the set, greater modulation efficiency is achieved.
    Type: Grant
    Filed: October 8, 2008
    Date of Patent: August 3, 2010
    Assignee: Intel Corporation
    Inventor: Larry R. Tate
  • Publication number: 20100040131
    Abstract: Transmit equalization over high speed digital communication paths may be compensated in a receiver for a probe on that path. In one example, a probe input provides a signal from an electronic communications path, the signal having been processed by a transmit equalizer. A filter circuit processes the signal to compensate for the transmit equalizer, and a decoder decodes the processed signal and produces an output for use by test equipment.
    Type: Application
    Filed: October 22, 2009
    Publication date: February 18, 2010
    Inventors: Larry R. Tate, Harry R. Rogers
  • Patent number: 7660349
    Abstract: Transmit equalization over high speed digital communication paths may be compensated in a receiver for a probe on that path. In one example, a probe input provides a signal from an electronic communications path, the signal having been processed by a transmit equalizer. A filter circuit processes the signal to compensate for the transmit equalizer, and a decoder decodes the processed signal and produces an output for use by test equipment.
    Type: Grant
    Filed: December 30, 2005
    Date of Patent: February 9, 2010
    Assignee: Intel Corporation
    Inventors: Larry R. Tate, Harry R. Rogers
  • Publication number: 20090034590
    Abstract: A method and apparatus to improve modulation efficiency for chip to chip interconnects. Modulation objects that are integer multiples of a fundamental time unit (FTU) are used to populate a symbol period that is also an integer multiple of the FTU. A possible symbol set is established as the set in which the modulation object occupies every possible combination of slots within the symbol period. By permitting the modulation object to overlap positions in different symbols of the set, greater modulation efficiency is achieved.
    Type: Application
    Filed: October 8, 2008
    Publication date: February 5, 2009
    Applicant: Intel Corporation
    Inventor: Larry R. Tate
  • Patent number: 7480330
    Abstract: A method and apparatus to improve modulation efficiency for chip to chip interconnects. Modulation objects that are integer multiples of a fundamental time unit (FTU) are used to populate a symbol period that is also an integer multiple of the FTU. A possible symbol set is established as the set in which the modulation object occupies every possible combination of slots within the symbol period. By permitting the modulation object to overlap positions in different symbols of the set, greater modulation efficiency is achieved.
    Type: Grant
    Filed: March 30, 2004
    Date of Patent: January 20, 2009
    Assignee: Intel Corporation
    Inventor: Larry R. Tate
  • Patent number: 7342969
    Abstract: At least two sequences of predetermined reference times are established on respective ones of at least two communication lines. At least some of the reference times of at least one of the sequences occur out-of-phase with at least some of the reference times of another of the sequences. Digital data is encoded onto data signals on one or more communication lines such that a time difference between at least one of the data signals and the nearest one of the reference times on one of the communication lines is smaller than the time difference between the same data signal and the nearest one of the reference times on another one of the communication lines.
    Type: Grant
    Filed: July 28, 2003
    Date of Patent: March 11, 2008
    Assignee: Intel Corporation
    Inventors: Larry R. Tate, Timothy D. Wig
  • Patent number: 6530014
    Abstract: A near-orthogonal dual-MAC instruction set is provided which implements virtually the entire functionality of the orthogonal instruction set of 272 commands using only 65 commands. The reduced instruction set is achieved by eliminating instructions based on symmetry with respect to the result of the commands and by imposing simple restrictions related to items such as the order of data presentation by the programmer. Specific selections of commands are also determined by the double word aligned memory architecture which is associated with the dual-MAC architecture. The reduced instruction set architecture preserves the functionality and inherent parallelism of the command set and requires fewer command bits to implement than the full orthogonal set.
    Type: Grant
    Filed: August 12, 1998
    Date of Patent: March 4, 2003
    Assignee: Agere Systems Inc.
    Inventors: Mazhar M. Alidina, Mark E. Thierbach, Sivanand Simanapalli, Larry R. Tate
  • Publication number: 20030036259
    Abstract: A method and apparatus for bus compression in an array processing system, involving providing a data bus making multiple data bus connections between two separate processing modules; compressing bus signals outputted by at least one of the processing modules with an associated bus modulator effective to permit concurrent transfer of a plurality of bits of information per connection; transferring the compressed signals via the data bus to a bus demodulator associated with the other processing module, wherein the demodulator reconstructs the bus signals before inputting the signals to the other processing module; wherein at least one of the processing modules is formed at least in part in CMOS in a unique semiconductor structure.
    Type: Application
    Filed: August 16, 2001
    Publication date: February 20, 2003
    Applicant: MOTOROLA, INC.
    Inventors: Larry R. Tate, David P. Gurney
  • Patent number: 6467035
    Abstract: A novel table look-up/indirect addressing system and method uses a dual fetch Harvard architecture to accomplish one full table look-up access per instruction cycle. The offset access fetch, the indirect data fetch and the table offset and base address addition are all performed during a single cycle. The system and method also accommodate data accesses using packed (half word) offsets.
    Type: Grant
    Filed: September 8, 1997
    Date of Patent: October 15, 2002
    Assignee: Agere Systems Guardian Corp.
    Inventors: Larry R. Tate, Mark Thierbach
  • Patent number: 6446193
    Abstract: A method and apparatus for reducing instruction cycles in a digital signal processor wherein the processor includes a multiplier unit, an adder, a memory, and at least one pair of first and second accumulators. The accumulators include respective guard, high and low parts. The method and apparatus enable vectoring the respective first and second high parts from the accumulators to define a single vectored register responsive to a single instruction cycle and processing the data in the vectored register.
    Type: Grant
    Filed: September 8, 1997
    Date of Patent: September 3, 2002
    Assignee: Agere Systems Guardian Corp.
    Inventors: Mazhar M. Alidina, Sivanand Simanapalli, Larry R. Tate
  • Publication number: 20020099923
    Abstract: A near-orthogonal dual-MAC instruction set is provided which implements virtually the entire functionality of the orthogonal instruction set of 272 commands using only 65 commands. The reduced instruction set is achieved by eliminating instructions based on symmetry with respect to the result of the commands and by imposing simple restrictions related to items such as the order of data presentation by the programmer. Specific selections of commands are also determined by the double word aligned memory architecture which is associated with the dual-MAC architecture. The reduced instruction set architecture preserves the functionality and inherent parallelism of the command set and requires fewer command bits to implement than the full orthogonal set.
    Type: Application
    Filed: August 12, 1998
    Publication date: July 25, 2002
    Inventors: MAZHAR M. ALIDINA, SIRVAND SIMANAPALLI, LARRY R. TATE, MARK E. THIERBACH
  • Publication number: 20020042869
    Abstract: A novel table look-up/indirect addressing system and method uses a dual fetch Harvard architecture to accomplish one full table look-up access per instruction cycle. The offset access fetch, the indirect data fetch and the table offset and base address addition are all performed during a single cycle. The system and method also accommodate data accesses using packed (half word) offsets.
    Type: Application
    Filed: September 8, 1997
    Publication date: April 11, 2002
    Inventors: LARRY R. TATE, MARK ERNEST THIERBACH
  • Patent number: 6272188
    Abstract: The invention includes a method of identifying an extremum value and an index in a group of values where each value has an associated index. A count register is initialized to an initial count. A value from the group as well as a predetermined value are provided simultaneously to an arithmetic logic unit and a multiplexer. The value from the group and the predetermined value are compared in the arithmetic logic unit. A selector is set to one of a first or second logic state. In the first logic state the selector selects a minimum; in the second logic state the selector selects a maximum. One of the value and the predetermined value are selected as an extremum based on a flag set by the comparison in the arithmetic logic unit and the selector. The predetermined value is replaced with the extremum and the count register count is stored when the selector is set to a first state and the value is less than the predetermined value.
    Type: Grant
    Filed: May 8, 1998
    Date of Patent: August 7, 2001
    Assignee: Agere Systems Guardian Corp.
    Inventors: Mohammad Shafiul Mobin, Sivanand Simanapalli, Larry R. Tate
  • Patent number: 6115805
    Abstract: A non-aligned double word fetch buffer is integrated into a digital signal processor to handle non-aligned double word (32 bit) fetches. When a misaligned double word fetch is detected, the buffer causes a two cycle non-interruptable instruction to be initiated. The first cycle is a 16-bit misaligned data fetch. The address pointer is incremented by 2 and stored in a temporary pointer register. The second cycle is a 32-bit double word fetch based on the temporary pointer with its least significant bit set to 0 (an aligned fetch). The low word from this fetch is used to satisfy the current misaligned double word fetch and the high word is stored in a temporary buffer register in case it proves useful in subsequent misaligned double fetch instructions. Finally, the temporary address pointer is incremented by 2 for possible use in subsequent misaligned fetches.
    Type: Grant
    Filed: August 7, 1998
    Date of Patent: September 5, 2000
    Assignee: Lucent Technology Inc.
    Inventors: Douglas J. Rhodes, Mark Ernest Thierbach, Larry R. Tate
  • Patent number: 6073228
    Abstract: A modulo address generation circuit for generating multiple-word memory accesses for use in a computer system. The circuit includes an address pointer latch for retaining a current address pointer, an adder for receiving the current address pointer as a first input and a displacement as a second input. The adder for adding the inputs to provide an output. A comparator compares the current address pointer to an ending address of a circular buffer ignoring least significant bits thereof when the displacement is greater than one. The comparator provides an output that is a first state when the inputs are the same and an output that is a second state when the outputs are different. A control circuit is adapted to receive an indicator of the beginning address of the circular buffer, an indicator of the current address pointer, and an indicator of the ending address of the circular buffer.
    Type: Grant
    Filed: September 18, 1997
    Date of Patent: June 6, 2000
    Assignee: Lucent Technologies Inc.
    Inventors: Carl R. Holmqvist, Douglas J. Rhodes, Larry R. Tate, Mark Ernest Thierbach