Patents by Inventor Lee Han Meng@Eugene Lee

Lee Han Meng@Eugene Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20200176365
    Abstract: In a described example, a packaged integrated circuit (IC) includes a lead frame with a lead and with an IC chip mount pad. A portion of the lead adjacent to the IC chip mount pad is mechanically deformed to form a lead lock. An integrated circuit chip is mounted on a first side of the IC chip mount pad; and the integrated circuit chip, the IC chip mount pad, and the portion are covered in molding compound.
    Type: Application
    Filed: February 5, 2020
    Publication date: June 4, 2020
    Inventors: Bin Abdul Aziz Anis Fauzi, Wei Fen Sueann Lim, Lee Han Meng@Eugene Lee
  • Publication number: 20200091111
    Abstract: A semiconductor system (900) has a flat interposer (510) with a first surface (401a) in a first plane, a second surface (401b) in a parallel second plane, and a uniform first height (401) between the surfaces; the interposer is patterned in metallic zones separated by gaps (412, 415), the zones include metal of the first height and metal of a second height (402) smaller than the first height; an insulating material fills the gaps and the zone differences between the first and the second heights. Semiconductor chips of a first (610) and a second (611) set have first terminals attached to metallic zones of the first interposer surface while the chips of the second set have their second terminals facing away from the interposer. A first leadframe (700) is attached to the second terminals of the second set chips, and a second leadframe (800) is attached to respective metallic zones of the second interposer surface.
    Type: Application
    Filed: November 19, 2019
    Publication date: March 19, 2020
    Inventors: Lee Han Meng@ Eugene Lee, Anis Fauzi bin Abdul Aziz, Khoo Yien Sien
  • Patent number: 10541225
    Abstract: A method of assembling a flip chip on a leadframe package. A locking dual leadframe (LDLF) includes a top metal frame portion including protruding features and a die pad and a bottom metal frame portion having apertures positioned lateral to the die pad. The protruding features and apertures are similarly sized and alignable. A flipped integrated circuit (IC) die having a bottomside and a topside including circuitry connected to bond pads having solder balls on the bond pads is mounted with its topside onto the top metal frame portion. The top metal frame portion is aligned to the bottom metal frame portion so that the protruding features are aligned to the apertures. The bottomside of the IC die is pressed with respect to a top surface of the bottom frame portion, wherein the protruding features penetrate into the apertures.
    Type: Grant
    Filed: August 11, 2017
    Date of Patent: January 21, 2020
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Lee Han Meng @ Eugene Lee, Wei Fen Sueann Lim, Anis Fauzi Bin Abdul Aziz
  • Patent number: 10515928
    Abstract: A semiconductor system (900) has a flat interposer (510) with a first surface (401a) in a first plane, a second surface (401b) in a parallel second plane, and a uniform first height (401) between the surfaces; the interposer is patterned in metallic zones separated by gaps (412, 415), the zones include metal of the first height and metal of a second height (402) smaller than the first height; an insulating material fills the gaps and the zone differences between the first and the second heights. Semiconductor chips of a first (610) and a second (611) set have first terminals attached to metallic zones of the first interposer surface while the chips of the second set have their second terminals facing away from the interposer. A first leadframe (700) is attached to the second terminals of the second set chips, and a second leadframe (800) is attached to respective metallic zones of the second interposer surface.
    Type: Grant
    Filed: January 29, 2014
    Date of Patent: December 24, 2019
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Lee Han Meng@ Eugene Lee, Anis Fauzi bin Abdul Aziz, Khoo Yien Sien
  • Patent number: 10381293
    Abstract: An integrated circuit (IC) package includes a first leadframe having a top surface and a bottom surface. An IC die has an active side coupled to the first leadframe bottom surface and has a back side. A second leadframe has a top surface and a bottom surface. The back side of said IC chip is coupled to the top surface of the second leadframe.
    Type: Grant
    Filed: January 21, 2016
    Date of Patent: August 13, 2019
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Lee Han Meng@Eugene Lee, Chong Han Lim, You Chye How
  • Publication number: 20190206770
    Abstract: In a described example, a packaged integrated circuit (IC) includes a lead frame with a lead and with an IC chip mount pad. A portion of the lead adjacent to the IC chip mount pad is mechanically deformed to form a lead lock. An integrated circuit chip is mounted on a first side of the IC chip mount pad; and the integrated circuit chip, the IC chip mount pad, and the portion are covered in molding compound.
    Type: Application
    Filed: December 29, 2017
    Publication date: July 4, 2019
    Inventors: Bin Abdul Aziz Anis Fauzi, Wei Fen Sueann Lim, Lee Han Meng@Eugene Lee
  • Patent number: 10115660
    Abstract: A leadframe strip for use in making leaded integrated circuit packages includes a plurality of integrally connected leadframes that each have a die attach pad and first and second dam bars located adjacent to opposite first and second sides of the die attach pad, respectively. A plurality of continuous lead structures extend, uninterrupted by other structure, between opposing ones of the dam bars of horizontally adjacent leadframes. The plurality of integrally connected leadframes are arranged in a plurality of vertical columns, wherein die attach pads in one vertical column are vertically offset from die attach pads in adjacent vertical columns.
    Type: Grant
    Filed: August 28, 2017
    Date of Patent: October 30, 2018
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Lee Han Meng@Eugene Lee, Anis Fauzi bin Abdul Aziz, Wei Fen Sueann Lim
  • Publication number: 20180122724
    Abstract: A leadframe (300) for use in semiconductor devices, comprising an assembly pad (3010 having rectangular sides, the pad extending, on one pad side (301b), into a lead (302) and, on the opposite pad side (301a), into straps (350) oriented normal to the side (301a) and anchored in adjacent tie bars (313), strap surfaces having recesses (501, 502) suitable for interlocking with packaging materials. The leadframe further includes a plurality of leads (303) parallel to and alternating with the straps.
    Type: Application
    Filed: December 20, 2017
    Publication date: May 3, 2018
    Inventors: Lee Han Meng@Eugene Lee, Wei Fen Sueann Lim
  • Patent number: 9892936
    Abstract: A semiconductor device has a leadframe with a first (401a) and a parallel second surface, and an assembly pad (410) bordered by two opposing sides, which include a plurality of through-holes (420) from the first to the second pad surface. Another pad side includes one or more elongated windows (421) between the pad surfaces. The second pad surface includes a plurality of grooves. The leadframe further has a plurality of leads (430) with opposite elongated sides castellated by indents (431). Layers (440) of bondable metals are restricted to localized areas surrounding bond spots. A semiconductor chip (450) is attached to the pad and wire-bonded (460) to the bond spots. A package (470) encapsulates the chip, wires, pad, and lead portions, and secures the leadframe into the package by filling the through-holes, windows, grooves, and indents.
    Type: Grant
    Filed: November 1, 2016
    Date of Patent: February 13, 2018
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Wei Fen Sueann Lim, Lee Han Meng@ Eugene Lee, Anis Fauzi Bin Abdul Aziz
  • Patent number: 9859197
    Abstract: A method of making an integrated circuit (“IC”) device includes forming a lead frame in a lead frame strip. Only portions of the lead frame are plated with a conductor. A die pad is attached to an unplated portion of said lead frame.
    Type: Grant
    Filed: April 21, 2015
    Date of Patent: January 2, 2018
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Lee Han Meng@ Eugene Lee, Sueann Lim Wei Fen, Sarel Bin Ismail
  • Publication number: 20170358523
    Abstract: A leadframe strip for use in making leaded integrated circuit packages includes a plurality of integrally connected leadframes that each have a die attach pad and first and second dam bars located adjacent to opposite first and second sides of the die attach pad, respectively. A plurality of continuous lead structures extend, uninterrupted by other structure, between opposing ones of the dam bars of horizontally adjacent leadframes. The plurality of integrally connected leadframes are arranged in a plurality of vertical columns, wherein die attach pads in one vertical column are vertically offset from die attach pads in adjacent vertical columns.
    Type: Application
    Filed: August 28, 2017
    Publication date: December 14, 2017
    Inventors: Lee Han Meng@Eugene Lee, Anis Fauzi bin Abdul Aziz, Wei Fen Sueann Lim
  • Patent number: 9842807
    Abstract: An integrated circuit (IC) die including a top surface and a bottom surface, a plurality of spaced apart ground connection traces positioned between the top surface and the bottom surface; with a hole in the die exposing the plurality of spaced apart ground connection traces.
    Type: Grant
    Filed: October 19, 2015
    Date of Patent: December 12, 2017
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Lee Han Meng@ Eugene Lee, Anis Fauzi bin Abdul Aziz, Wei Fen Sueann Lim
  • Publication number: 20170345790
    Abstract: A method of assembling a flip chip on a leadframe package. A locking dual leadframe (LDLF) includes a top metal frame portion including protruding features and a die pad and a bottom metal frame portion having apertures positioned lateral to the die pad. The protruding features and apertures are similarly sized and alignable. A flipped integrated circuit (IC) die having a bottomside and a topside including circuitry connected to bond pads having solder balls on the bond pads is mounted with its topside onto the top metal frame portion. The top metal frame portion is aligned to the bottom metal frame portion so that the protruding features are aligned to the apertures. The bottomside of the IC die is pressed with respect to a top surface of the bottom frame portion, wherein the protruding features penetrate into the apertures.
    Type: Application
    Filed: August 11, 2017
    Publication date: November 30, 2017
    Inventors: Lee Han Meng @ Eugene Lee, Wei Fen Sueann Lim, Anis Fauzi Bin Abdul Aziz
  • Publication number: 20170345743
    Abstract: A leadframe strip for use in making leaded integrated circuit packages includes a plurality of integrally connected leadframes that each have a die attach pad and first and second dam bars located adjacent to opposite first and second sides of the die attach pad, respectively. A plurality of continuous lead structures extend, uninterrupted by other structure, between opposing ones of the dam bars of horizontally adjacent leadframes. The plurality of integrally connected leadframes are arranged in a plurality of vertical columns, wherein die attach pads in one vertical column are vertically offset from die attach pads in adjacent vertical columns.
    Type: Application
    Filed: August 18, 2017
    Publication date: November 30, 2017
    Inventors: Lee Han Meng@Eugene Lee, Anis Fauzi bin Abdul Aziz, Wei Fen Sueann Lim
  • Publication number: 20170309595
    Abstract: A method of assembling a flip chip on a leadframe package. A locking dual leadframe (LDLF) includes a top metal frame portion including protruding features and a die pad and a bottom metal frame portion having apertures positioned lateral to the die pad. The protruding features and apertures are similarly sized and alignable. A flipped integrated circuit (IC) die having a bottomside and a topside including circuitry connected to bond pads having solder balls on the bond pads is mounted with its topside onto the top metal frame portion. The top metal frame portion is aligned to the bottom metal frame portion so that the protruding features are aligned to the apertures. The bottomside of the IC die is pressed with respect to a top surface of the bottom frame portion, wherein the protruding features penetrate into the apertures.
    Type: Application
    Filed: July 10, 2017
    Publication date: October 26, 2017
    Inventors: Lee Han Meng @ Eugene Lee, Wei Fen Sueann Lim, Anis Fauzi Bin Abdul Aziz
  • Patent number: 9741643
    Abstract: A leadframe strip for use in making leaded integrated circuit packages includes a plurality of integrally connected leadframes that each have a die attach pad and first and second dam bars located adjacent to opposite first and second sides of the die attach pad, respectively. A plurality of continuous lead structures extend, uninterrupted by other structure, between opposing ones of the dam bars of horizontally adjacent leadframes. The plurality of integrally connected leadframes are arranged in a plurality of vertical columns, wherein die attach pads in one vertical column are vertically offset from die attach pads in adjacent vertical columns.
    Type: Grant
    Filed: January 22, 2016
    Date of Patent: August 22, 2017
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Lee Han Meng@Eugene Lee, Anis Fauzi bin Abdul Aziz, Sueann Lim Wei Fen
  • Publication number: 20170213784
    Abstract: A leadframe strip for use in making leaded integrated circuit packages includes a plurality of integrally connected leadframes that each have a die attach pad and first and second dam bars located adjacent to opposite first and second sides of the die attach pad, respectively. A plurality of continuous lead structures extend, uninterrupted by other structure, between opposing ones of the dam bars of horizontally adjacent leadframes. The plurality of integrally connected leadframes are arranged in a plurality of vertical columns, wherein die attach pads in one vertical column are vertically offset from die attach pads in adjacent vertical columns.
    Type: Application
    Filed: January 22, 2016
    Publication date: July 27, 2017
    Inventors: Lee Han Meng@Eugene Lee, Anis Fauzi bin Abdul Aziz, Sueann Lim Wei Fen
  • Publication number: 20170213781
    Abstract: An integrated circuit (IC) package includes a first leadframe having a top surface and a bottom surface. An IC die has an active side coupled to the first leadframe bottom surface and has a back side. A second leadframe has a top surface and a bottom surface. The back side of said IC chip is coupled to the top surface of the second leadframe.
    Type: Application
    Filed: January 21, 2016
    Publication date: July 27, 2017
    Inventors: Lee Han Meng@Eugene Lee, Chong Han Lim, You Chye How
  • Patent number: 9691748
    Abstract: A method for forming a panel of stacked semiconductor packages includes providing a bottom leadframe (LF) panel including LFs downset each including at least a plurality of terminals. Low side (LS) transistors are attached to the first die attach area. A first clip panel including first clips downset and interconnected are placed on the bottom LF panel. A dielectric interposer is attached on the first clips over the LS transistors. High side (HS) transistors are attached on the interposers. A second clip panel including a plurality of second clips is mated to interconnect to the HS transistors including mating together the second clip panel, first clip panel and bottom LF panel. The LFs can include a second die attach area, and a controller die attached on the second die attach area, and then pads of the controller die wirebonded to the plurality of terminals.
    Type: Grant
    Filed: January 5, 2016
    Date of Patent: June 27, 2017
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Lee Han Meng @ Eugene Lee, Anis Fauzi Bin Abdul Aziz, Sueann Lim Wei Fen
  • Publication number: 20170110408
    Abstract: An integrated circuit (IC) die including a top surface and a bottom surface, a plurality of spaced apart ground connection traces positioned between the top surface and the bottom surface; with a hole in the die exposing the plurality of spaced apart ground connection traces.
    Type: Application
    Filed: October 19, 2015
    Publication date: April 20, 2017
    Inventors: Lee Han Meng@ Eugene Lee, Anis Fauzi bin Abdul Aziz, Sueann Lim Wei Fen