Patents by Inventor Lee James Jacobson

Lee James Jacobson has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8241975
    Abstract: A system and method is disclosed for providing a low voltage high density multi-bit storage flash memory. A dual bit memory cell of the invention comprises a substrate having a common source, a first drain and first channel, and a second drain and a second channel. A common control gate is located above the source. A first floating gate and a second floating gate are located on opposite sides of the control gate. Each floating gate is formed with a sharp tip adjacent to the control gate and an upper curved surface that follows a contour of the surface of the control gate. The sharp tips of the floating gates efficiently discharge electrons into the control gate when the memory cell is erased. The curved surfaces increase capacitor coupling between the control gate and the floating gates.
    Type: Grant
    Filed: August 4, 2011
    Date of Patent: August 14, 2012
    Assignee: National Semiconductor Corporation
    Inventors: Jiankang Bu, Lee James Jacobson, Andre Paul Labonte
  • Publication number: 20110287596
    Abstract: A system and method is disclosed for providing a low voltage high density multi-bit storage flash memory. A dual bit memory cell of the invention comprises a substrate having a common source, a first drain and first channel, and a second drain and a second channel. A common control gate is located above the source. A first floating gate and a second floating gate are located on opposite sides of the control gate. Each floating gate is formed with a sharp tip adjacent to the control gate and an upper curved surface that follows a contour of the surface of the control gate. The sharp tips of the floating gates efficiently discharge electrons into the control gate when the memory cell is erased. The curved surfaces increase capacitor coupling between the control gate and the floating gates.
    Type: Application
    Filed: August 4, 2011
    Publication date: November 24, 2011
    Applicant: National Semiconductor Corporation
    Inventors: Jiankang Bu, Lee James Jacobson, Andre Paul Labonte
  • Patent number: 8004032
    Abstract: A system and method is disclosed for providing a low voltage high density multi-bit storage flash memory. A dual bit memory cell of the invention comprises a substrate having a common source, a first drain and first channel, and a second drain and a second channel. A common control gate is located above the source. A first floating gate and a second floating gate are located on opposite sides of the control gate. Each floating gate is formed with a sharp tip adjacent to the control gate and an upper curved surface that follows a contour of the surface of the control gate. The sharp tips of the floating gates efficiently discharge electrons into the control gate when the memory cell is erased. The curved surfaces increase capacitor coupling between the control gate and the floating gates.
    Type: Grant
    Filed: May 19, 2006
    Date of Patent: August 23, 2011
    Assignee: National Semiconductor Corporation
    Inventors: Jiankang Bu, Lee James Jacobson, Andre Paul Labonte
  • Publication number: 20110115042
    Abstract: A structure for decreasing minimum feature size in an integrated circuit design that includes a substrate comprising a first material is provided. The structure comprises a layer of second material formed on a surface of the substrate and a micro-aperture formed in the layer of second material. The micro-aperture has sidewalls formed to be substantially perpendicular to the surface of the substrate and a horizontal tip formed on the surface of the substrate and extending orthogonally from a portion of the sidewalls.
    Type: Application
    Filed: January 13, 2011
    Publication date: May 19, 2011
    Inventors: André Paul Labonté, Lee James Jacobson
  • Patent number: 7858428
    Abstract: A method for creating graded or tapered dopant profiles in a semiconductor layer or layers. Preferably, a sub-micron horizontal tip feature is used to control the doping of the layer beneath the feature.
    Type: Grant
    Filed: July 11, 2005
    Date of Patent: December 28, 2010
    Assignee: National Semiconductor Corporation
    Inventors: Lee James Jacobson, Andre′ Paul Labonte′
  • Patent number: 7504340
    Abstract: A system and method is disclosed for providing contact etch selectivity for the etching of a plurality of contact etch holes through a dielectric layer of an integrated circuit. The method comprises the steps of obtaining a value of the reactive ion etch (RIE) lag for the dielectric layer, and selecting different values for the diameters of the contact etch holes based upon the desired depths of the contact etch holes and on the value of the RIE lag for the dielectric layer. The invention also comprises a contact diameter application processor that is capable of using RIE lag data to calculate contact diameters for contact etch holes for a mask design layout of an integrated circuit.
    Type: Grant
    Filed: June 14, 2004
    Date of Patent: March 17, 2009
    Assignee: National Semiconductor Corporation
    Inventors: Sergei Drizlikh, Thomas John Francis, Lee James Jacobson
  • Patent number: 7484143
    Abstract: A system and method is disclosed for testing integrated circuits that contain memory devices. A plurality of test circuits is created in which each test circuit incorporates a physical fault in a memory bit cell. Each of the test circuits generates a distinct electrical signature that is due to presence of the physical fault in the test circuit. The electrical signatures from the test circuits are compared with a signal from an integrated circuit memory device to determine whether any of the physical faults in the test circuits are present in the integrated circuit memory device.
    Type: Grant
    Filed: May 7, 2007
    Date of Patent: January 27, 2009
    Assignee: National Semiconductor Corporation
    Inventors: Lee James Jacobson, Todd Wayne Karry
  • Patent number: 7216270
    Abstract: A system and method is disclosed for testing integrated circuits that contain memory devices. A plurality of test circuits is created in which each test circuit incorporates a physical fault in a memory bit cell. Each of the test circuits generates a distinct electrical signature that is due to presence of the physical fault in the test circuit. The electrical signatures from the test circuits are compared with a signal from an integrated circuit memory device to determine whether any of the physical faults in the test circuits are present in the integrated circuit memory device.
    Type: Grant
    Filed: May 14, 2004
    Date of Patent: May 8, 2007
    Assignee: National Semiconductor Corporation
    Inventors: Lee James Jacobson, Todd Wayne Karry
  • Patent number: 7175777
    Abstract: A single, controlled etch step can be used to form a sharp tip feature along a sidewall of an etch feature. An etch process is used that is selective to a layer of tip material relative to the substrate upon which the layer is deposited. A lag can be created in the etch, such that the etch rate is slower near the sidewall. The sharp tip feature is formed from the same layer of material used to create the etch feature. The sharp tip feature can be used to decrease the minimum critical dimension of an etch process, such as may be due to the minimum resolution of a photolithographic process. The novel tip feature also can be used for other applications, such as to create a microaperture for a photosensitive device, or to create a micromold that can be used to form objects such as microlenses.
    Type: Grant
    Filed: December 2, 2003
    Date of Patent: February 13, 2007
    Assignee: National Semiconductor Corporation
    Inventors: André Paul Labonté, Lee James Jacobson