Patents by Inventor Li-Chun Chen

Li-Chun Chen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230079182
    Abstract: Method and user equipment (UE) are provided for early evaluation termination. In particular, a UE can receive a downlink (DL) reference signal (RS) from a network. The UE can measure the DL RS to derive a measurement. Then, the UE can adjust a time value or a count value based on the measurement. The time value is configured by the network for triggering measurement reporting procedure or declaring a radio link failure. The count value is configured by the network for triggering beam failure recovery or random access procedure.
    Type: Application
    Filed: August 1, 2022
    Publication date: March 16, 2023
    Inventors: Yi-Ru Chen, Kuan-Hung Chou, Li-Chuan Tseng, Chia-Chun Hsu
  • Patent number: 11606702
    Abstract: An electronic device and a method for adjusting an adjustable antenna are provided. The electronic device includes a storage medium, an antenna switch, a wireless local area network (WLAN) card, and a processor. The storage medium stores multiple system modules. The antenna switch is coupled to the adjustable antenna. The WLAN card is coupled to the antenna switch and obtains a communication signal from the adjustable antenna. The communication signal includes channel information. The processor is coupled to the storage medium, the antenna switch, and the WLAN card. The processor accesses and executes the multiple system modules including an operation system (OS) and a signal capturing module. The OS obtains the channel information from the WLAN card. The signal capturing module obtains the channel information from the OS and configures the antenna switch according to the channel information to adjust the antenna performance of the adjustable antenna.
    Type: Grant
    Filed: August 6, 2020
    Date of Patent: March 14, 2023
    Assignee: COMPAL ELECTRONICS, INC.
    Inventors: Li-Chun Lee, Shih-Chia Liu, Jhin-Ciang Chen, Jui-Hung Lai, Peng-Hsiang Sung, Hsiang-Pin Yang, Sheng-Ju Yu, Kuan-Ting Chen, Hung-Han Sun
  • Patent number: 11605555
    Abstract: A method includes forming a first protruding fin and a second protruding fin over a base structure, with a trench located between the first protruding fin and the second protruding fin, depositing a trench-filling material extending into the trench, and performing a laser reflow process on the trench-filling material. In the reflow process, the trench-filling material has a temperature higher than a first melting point of the trench-filling material, and lower than a second melting point of the first protruding fin and the second protruding fin. After the laser reflow process, the trench-filling material is solidified. The method further includes patterning the trench-filling material, with a remaining portion of the trench-filling material forming a part of a gate stack, and forming a source/drain region on a side of the gate stack.
    Type: Grant
    Filed: July 27, 2020
    Date of Patent: March 14, 2023
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Wen-Yen Chen, Li-Ting Wang, Wan-Chen Hsieh, Bo-Cyuan Lu, Tai-Chun Huang, Huicheng Chang, Yee-Chia Yeo
  • Publication number: 20230073714
    Abstract: An electronic device including a plurality of light-emitting units, a driving circuit, and a controlling circuit is provided. The driving circuit is configured to drive at least one of the light-emitting units. The controlling circuit is configured to control the driving circuit. The plurality of light-emitting units, the driving circuit, and the controlling circuit are respectively disposed on different substrates.
    Type: Application
    Filed: November 10, 2022
    Publication date: March 9, 2023
    Applicant: Innolux Corporation
    Inventors: Ker-Yih Kao, Ming Chun Tseng, Liang-Lu Chen, Li-Wei Mao, Shun-Yuan Hu
  • Publication number: 20230067952
    Abstract: A semiconductor device includes a base isolation layer, a first transistor with a first source electrode at a first side of the base isolation layer. A bridge pillar extends through the base isolation layer, and a metal electrode electrically connects the bridge pillar to the first source electrode. The metal electrode and the first source electrode are at the same side of the base isolation layer. A second metal electrode at an opposite side of the base isolation layer electrically connects to the bridge pillar and to a conductive line at the second side of the base isolation layer.
    Type: Application
    Filed: August 31, 2021
    Publication date: March 2, 2023
    Inventors: Chih-Yu LAI, Chih-Liang CHEN, Ching-Wei TSAI, Shang-Wen CHANG, Li-Chun TIEN
  • Publication number: 20230062140
    Abstract: A circuit structure includes a substrate that includes a first transistor stack over the substrate that includes: a first transistor where the first transistor is a first conductivity type; and a second transistor, above the first transistor, where the second transistor is a second conductivity type different from the first conductivity type. The structure also includes a plurality of first conductive lines in a first metal layer above the first transistor stack, the plurality of first conductive lines electrically connected to the first transistor stack. The structure also includes a plurality of second conductive lines in a second metal layer below the substrate and underneath the first transistor stack, the plurality of second conductive lines electrically connected to the first transistor stack. The plurality of first conductive lines are configured asymmetrically with respect to the plurality of second conductive lines.
    Type: Application
    Filed: August 27, 2021
    Publication date: March 2, 2023
    Inventors: Chih-Yu LAI, Hui-Zhong ZHUANG, Chih-Liang CHEN, Li-Chun TIEN
  • Publication number: 20230067967
    Abstract: In a method of inspecting an extreme ultraviolet (EUV) radiation source, during an idle mode, a borescope mounted on a fixture is inserted through a first opening into a chamber of the EUV radiation source. The borescope includes a connection cable attached at a first end to a camera. The fixture includes an extendible section mounted from a first side on a lead screw, and the camera of the borescope is mounted on a second side, opposite to the first side, of the extendible section. The extendible section is extended to move the camera inside the chamber of the EUV radiation source. One or more images are acquired by the camera from inside the chamber of the EUV radiation source at one or more viewing positions. The one or more acquired images are analyzed to determine an amount of tin debris deposited inside the chamber of the EUV radiation source.
    Type: Application
    Filed: August 30, 2021
    Publication date: March 2, 2023
    Inventors: Chiao-Hua CHENG, Sheng-Kang YU, Shang-Chieh CHIEN, Wei-Chun YEN, Heng-Hsin LIU, Ming-Hsun TSAI, Yu-Fa LO, Li-Jui CHEN, Wei-Shin CHENG, Cheng-Hsuan WU, Cheng-Hao LAI, Yu-Kuang SUN, Yu-Huan CHEN
  • Publication number: 20230067311
    Abstract: An integrated circuit device includes a first-type active-region semiconductor structure, a second-type active-region semiconductor structure stacked with the first-type active-region semiconductor structure, a front-side power rail in a front-side conductive layer, and a back-side power rail in a back-side conductive layer. The integrated circuit device also includes a source conductive segment intersecting the first-type active-region semiconductor structure at a source region of a transistor, a back-side power node in the back-side conductive layer, and a top-to-bottom via-connector. The source conductive segment is conductively connected to the front-side power rail through a front-side terminal via-connector.
    Type: Application
    Filed: August 27, 2021
    Publication date: March 2, 2023
    Inventors: Chih-Yu LAI, Chih-Liang CHEN, Li-Chun TIEN
  • Publication number: 20230055924
    Abstract: The present invention provides a caption service system for remote speech recognition, which provides caption service for the hearing impaired. This system includes a speaker and a live broadcast equipment at A, a listener-typist and a computer at B, a hearing impaired and a live screen at C, and an automatic speech recognition (ASR) caption server at D. Connect the live broadcast equipment, the computer, the live screen and the ASR caption server with a network. The speaker's audio is sent to the automatic speech recognition (ASR) caption server to be converted into text, which is corrected by the listener-typist, and then the text caption is sent to the live screen of the hearing impaired together with the speaker's video and audio, so that the hearing impaired can see the text caption spoken by the speaker.
    Type: Application
    Filed: August 19, 2021
    Publication date: February 23, 2023
    Inventors: Sin Horng CHEN, Yuan Fu LIAO, Yih Ru WANG, Shaw Hwa HWANG, Bing Chih YAO, Cheng Yu YEH, You Shuo CHEN, Yao Hsing CHUNG, Yen Chun HUANG, Chi Jung HUANG, Li Te SHEN, Ning Yun KU
  • Publication number: 20230046032
    Abstract: Some implementations described herein include operating components in a lithography system at variable speeds to reduce, minimize, and/or prevent particle generation due to rubbing of or collision between contact parts of the components. In some implementations, a component in a path of transfer of a semiconductor substrate in the lithography system is operated at a relatively high movement speed through a first portion of an actuation operation, and is operated at a reduced movement speed (e.g., a movement speed that is less than the high movement speed) through a second portion of the actuation operation in which contact parts of the component are to interact. The reduced movement speed reduces the likelihood of particle generation and/or release from the contact parts when the contact parts interact, while the high movement speed provides a high semiconductor substrate throughput in the lithography system.
    Type: Application
    Filed: May 11, 2022
    Publication date: February 16, 2023
    Inventors: Shao-Hua WANG, Kueilin HO, Cheng Wei SUN, Zong-You YANG, Chih-Chun CHIANG, Yi-Fam SHIU, Chueh-Chi KUO, Heng-Hsin LIU, Li-Jui CHEN
  • Patent number: 11581314
    Abstract: An integrated circuit includes a first diffusion area for a first type transistor. The first type transistor includes a first drain region and a first source region. A second diffusion area for a second type transistor is separated from the first diffusion area. The second type transistor includes a second drain region and a second source region. A gate electrode continuously extends across the first diffusion area and the second diffusion area in a routing direction. A first metallic structure is electrically coupled with the first source region. A second metallic structure is electrically coupled with the second drain region. A third metallic structure is disposed over and electrically coupled with the first and second metallic structures. A width of the first metallic structure is substantially equal to or larger than a width of the third metallic structure.
    Type: Grant
    Filed: December 20, 2019
    Date of Patent: February 14, 2023
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Ali Keshavarzi, Ta-Pen Guo, Shu-Hui Sung, Hsiang-Jen Tseng, Shyue-Shyh Lin, Lee-Chung Lu, Chung-Cheng Wu, Li-Chun Tien, Jung-Chan Yang, Ting Yu Chen, Min Cao, Yung-Chin Hou
  • Publication number: 20230045167
    Abstract: An integrated circuit includes a first-voltage power rail and a second-voltage power rail in a first connection layer, and includes a first-voltage underlayer power rail and a second-voltage underlayer power rail below the first connection layer. Each of the first-voltage and second-voltage power rails extends in a second direction that is perpendicular to a first direction. Each of the first-voltage and second-voltage underlayer power rails extends in the first direction. The integrated circuit includes a first via-connector connecting the first-voltage power rail with the first-voltage underlayer power rail, and a second via-connector connecting the second-voltage power rail with the second-voltage underlayer power rail.
    Type: Application
    Filed: August 5, 2021
    Publication date: February 9, 2023
    Inventors: Guo-Huei WU, Shih-Wei PENG, Wei-Cheng LIN, Hui-Zhong ZHUANG, Chih-Liang CHEN, Li-Chun TIEN, Lee-Chung LU
  • Patent number: 11574865
    Abstract: A method (of manufacturing a semiconductor device) includes: forming via structures in a first via layer over a transistor layer; forming a first via structure of a first deep via arrangement in the first via layer; forming conductive segments in a first metallization layer over the first via layer; forming M_1st routing segments at least a majority of which, relative to a first direction, have corresponding long axes with lengths which at least equal if not exceed a first permissible minimum value for routing segments in the first metallization layer; forming an M_1st interconnection segment having a long axis which is less than the first permissible minimum value and which is included in the first deep via arrangement; and forming via structures in a second via layer over the first metallization layer, including forming a first via structure of the first deep via arrangement in the second via layer.
    Type: Grant
    Filed: August 24, 2021
    Date of Patent: February 7, 2023
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Ta-Pen Guo, Chien-Ying Chen, Li-Chun Tien, Lee-Chung Lu
  • Patent number: 11574107
    Abstract: A method of manufacturing a semiconductor device includes forming a transistor layer with an M*1st layer that overlays the transistor layer with one or more first conductors that extend in a first direction. Forming an M*2nd layer that overlays the M*1st layer with one or more second conductors which extend in a second direction. Forming a first pin in the M*2nd layer representing an output pin of a cell region. Forming a long axis of the first pin substantially along a selected one of the one or more second conductors. Forming a majority of the total number of pins in the M*1st layer, the forming including: forming second, third, fourth and fifth pins in the M*1st layer representing corresponding input pins of the circuit; and forming long axes of the second to fifth pins substantially along corresponding ones of the one or more first conductors.
    Type: Grant
    Filed: June 4, 2021
    Date of Patent: February 7, 2023
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Pin-Dai Sue, Po-Hsiang Huang, Fong-Yuan Chang, Chi-Yu Lu, Sheng-Hsiung Chen, Chin-Chou Liu, Lee-Chung Lu, Yen-Hung Lin, Li-Chun Tien, Yi-Kan Cheng
  • Publication number: 20230036522
    Abstract: An integrated circuit device includes a first-type active-region semiconductor structure, a first gate-conductor, a second-type active-region semiconductor structure that is stacked with the first-type active-region semiconductor structure, and a second gate-conductor. The integrated circuit device also includes a front-side conductive layer above the two active-region semiconductor structures and a back-side conductive layer below the two active-region semiconductor structures. The integrated circuit device also includes a front-side power rail and a front-side signal line in the front-side conductive layer and includes a back-side power rail and a back-side signal line in the back-side conductive layer. The integrated circuit device also includes a first source conductive segment connected to the front-side power rail and a second source conductive segment connected to the back-side power rail.
    Type: Application
    Filed: July 30, 2021
    Publication date: February 2, 2023
    Inventors: Chih-Liang CHEN, Guo-Huei WU, Ching-Wei TSAI, Shang-Wen CHANG, Li-Chun TIEN
  • Publication number: 20230035939
    Abstract: A semiconductor device, includes a first metal layer, a second metal layer, and at least one conductive via. The first metal layer has a first conductor that extends in a first direction and a second conductor that extends in the first direction, wherein the second conductor is directly adjacent to the first conductor. The second metal layer has a third conductor that extends in a second direction, wherein the second direction is transverse to the first direction. The at least one conductive via connects the first conductor and the second conductor through the third conductor.
    Type: Application
    Filed: July 30, 2021
    Publication date: February 2, 2023
    Inventors: Wei-Hsin TSAI, Hui-Zhong ZHUANG, Chih-Liang CHEN, Li-Chun TIEN
  • Patent number: 11569168
    Abstract: An integrated circuit includes a first power rail, a second power rail, a signal line and a first active region of a first set of transistors. The first power rail is on a back-side of a substrate, and extends in a first direction. The second power rail is on the back-side of the substrate, extends in the first direction, and is separated from the first power rail in a second direction different from the first direction. The signal line is on the back-side of the substrate, and extends in the first direction, and is between the first power rail and the second power rail. The first active region of the first set of transistors extends in the first direction, and is on a first level of a front-side of the substrate opposite from the back-side.
    Type: Grant
    Filed: March 9, 2021
    Date of Patent: January 31, 2023
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Guo-Huei Wu, Pochun Wang, Wei-Hsin Tsai, Chih-Liang Chen, Li-Chun Tien
  • Patent number: 11568122
    Abstract: A method of operating an IC manufacturing system includes determining whether an n-type active region of a cell or a p-type active region of the cell is a first active region based on a timing critical path of the cell, positioning the first active region along a cell height direction in an IC layout diagram of a cell, the first active region having a first total number of fins extending in a direction perpendicular to the cell height direction. The method also includes positioning a second active region in the cell along the cell height direction, the second active region being the n-type or p-type opposite the n-type or p-type of the first active region and having a second total number of fins less than the first total number of fins and extending in the direction, and storing the IC layout diagram of the cell in a cell library.
    Type: Grant
    Filed: July 15, 2021
    Date of Patent: January 31, 2023
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Po-Hsiang Huang, Fong-Yuan Chang, Clement Hsingjen Wann, Chih-Hsin Ko, Sheng-Hsiung Chen, Li-Chun Tien, Chia-Ming Hsu
  • Publication number: 20230023554
    Abstract: An immersion cooling system includes a tank, an isolation plate and a condenser. The tank includes a base plate and a sidewall connected with the base plate. The sidewall defines with the base plate a space configured to accommodate a cooling liquid. The isolation plate connects with the sidewall or the base plate and divides the space into a first subsidiary space and a second subsidiary space. The first subsidiary space is configured to accommodate electronic equipment which is immersed in the cooling liquid. The isolation plate and the base plate are separated from each other. The sidewall surrounds the condenser. A vertical projection of the condenser towards the base plate at least partially overlaps with the second subsidiary space. The electronic equipment evaporates a portion of the cooling liquid to form a vapor. The condenser is configured to condense the vapor into a liquid form.
    Type: Application
    Filed: May 5, 2022
    Publication date: January 26, 2023
    Inventors: Yan-Hui JIAN, Chiu-Chin CHANG, Wei-Chih LIN, Ren-Chun CHANG, Chih-Hung TSAI, Li-Hsiu CHEN, Wen-Yin TSAI
  • Publication number: 20230022650
    Abstract: An immersion cooling system includes a cooling tank and a filtration system. The cooling tank is configured to accommodate a liquid coolant and an electronic device immersed in the liquid coolant. The filtration system includes a pipeline, a pump, a filter and a cooling device. The pipeline is in fluid communication with the cooling tank. The pump is disposed in the pipeline and is configured to drive the liquid coolant to flow through the pipeline. The filter is disposed in the pipeline and is configured to filter the liquid coolant. The cooling device is connected to the pipeline and is configured to cool the liquid coolant. The pipeline has an inlet connected to the cooling tank. The cooling device is located between the pump and the inlet of the pipeline.
    Type: Application
    Filed: June 5, 2022
    Publication date: January 26, 2023
    Inventors: Wei-Chih LIN, Ren-Chun CHANG, Yan-Hui JIAN, Wen-Yin TSAI, Li-Hsiu CHEN