Patents by Inventor Li-Hsien HUANG

Li-Hsien HUANG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9929069
    Abstract: A method of manufacturing a semiconductor device includes providing a semiconductor substrate including a conductive pad disposed thereon; disposing a polymeric material over the semiconductor substrate and the conductive pad; patterning the polymeric material to form an opening exposing at least a portion of the conductive pad; disposing a conductive layer over the polymeric material and the portion of the conductive pad; and forming a conductor over the portion of the conductive pad and within the opening.
    Type: Grant
    Filed: December 15, 2016
    Date of Patent: March 27, 2018
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.
    Inventors: Tien-Chung Yang, Lin-Chih Huang, Hsien-Wei Chen, An-Jhih Su, Li-Hsien Huang
  • Publication number: 20180082987
    Abstract: A package structure and method for forming the same are provided. The package structure includes a substrate, and a device die formed over the substrate. The device die has a first height. The package structure includes a dummy die formed over the substrate and adjacent to the device die, and the dummy die has a second height. The second height is smaller than the first height. The package structure also includes a package layer formed between the device die and the dummy die.
    Type: Application
    Filed: September 19, 2016
    Publication date: March 22, 2018
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Hsien-Wei CHEN, Li-Hsien HUANG
  • Publication number: 20180082966
    Abstract: An embodiment is a device comprising a substrate, a metal pad over the substrate, and a passivation layer comprising a portion over the metal pad. The device further comprises a metal pillar over and electrically coupled to the metal pad, and a passive device comprising a first portion at a same level as the metal pillar, wherein the first portion of the passive device is formed of a same material as the metal pillar.
    Type: Application
    Filed: November 27, 2017
    Publication date: March 22, 2018
    Inventors: Shuo-Mao Chen, Der-Chyang Yeh, Li-Hsien Huang
  • Patent number: 9922964
    Abstract: A package structure and method for forming the same are provided. The package structure includes a substrate, and a device die formed over the substrate. The device die has a first height. The package structure includes a dummy die formed over the substrate and adjacent to the device die, and the dummy die has a second height. The second height is smaller than the first height. The package structure also includes a package layer formed between the device die and the dummy die.
    Type: Grant
    Filed: September 19, 2016
    Date of Patent: March 20, 2018
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Hsien-Wei Chen, Li-Hsien Huang
  • Publication number: 20180068979
    Abstract: Multi-stack package-on-package structures are disclosed. In a method, a first stacked semiconductor device is formed on a first carrier wafer. The first stacked semiconductor device is singulated. The first stacked semiconductor device is adhered to a second carrier wafer. A second semiconductor device is attached on the first stacked semiconductor device. The second semiconductor device and the first stacked semiconductor device are encapsulated. Electrical connections are formed on and electrically coupled to the first stacked semiconductor device and the second semiconductor device.
    Type: Application
    Filed: October 30, 2017
    Publication date: March 8, 2018
    Inventors: Chi-Jung Lee, Hsien-Wei Chen, An-Jhih Su, Wei-Yu Chen, Tien-Chung Yang, Li-Hsien Huang
  • Patent number: 9911672
    Abstract: A semiconductor device including an integrated circuit, a plurality of conductive pillars, and a protection layer is provided. The integrated circuit includes a semiconductor substrate and an interconnection structure covering the semiconductor substrate, wherein the interconnection structure includes a plurality of patterned conductive layers and a plurality of inter-dielectric layers stacked alternately, the topmost patterned conductive layer of the patterned conductive layers is covered by the topmost inter-dielectric layer of the inter-dielectric layers, and the topmost patterned conductive layer is exposed by a plurality of openings of the topmost inter-dielectric layer. The conductive pillars are disposed on the topmost patterned conductive layer exposed by the openings, and the conductive pillars are electrically connected to the topmost patterned conductive layer through the openings. The protection layer covers the integrated circuit and the conductive pillars.
    Type: Grant
    Filed: September 30, 2016
    Date of Patent: March 6, 2018
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Chi-Hsi Wu, Der-Chyang Yeh, Hsien-Wei Chen, Li-Hsien Huang, Kuan-Chung Lu
  • Publication number: 20180053746
    Abstract: In some embodiments, a device includes a thermal-electrical-mechanical (TEM) chip having a functional circuit, a first die attached to a first side of the TEM chip, and a first via on the first side of the TEM chip and adjacent to the first die, the first via being electrically coupled to the TEM chip. The device also includes a first molding layer surrounding the TEM chip, the first die and the first via, where an upper surface of the first die and an upper surface of the first via are level with an upper surface of the first molding layer. The device further includes a first redistribution layer over the upper surface of the first molding layer and electrically coupled to the first via and the first die.
    Type: Application
    Filed: December 1, 2016
    Publication date: February 22, 2018
    Inventors: Chen-Hua Yu, Der-Chyang Yeh, Hsien-Wei Chen, Li-Hsien Huang, Yueh-Ting Lin, Wei-Yu Chen, An-Jhih Su
  • Publication number: 20180033771
    Abstract: An embodiment is a structure including a first die, a molding compound at least laterally encapsulating the first die, a first redistribution structure including metallization patterns extending over the first die and the molding compound, a first conductive connector comprising a solder ball and an under bump metallization coupled to the first redistribution structure, and an integrated passive device bonded to a first metallization pattern in the first redistribution structure with a micro bump bonding joint, the integrated passive device being adjacent the first conductive connector.
    Type: Application
    Filed: October 3, 2016
    Publication date: February 1, 2018
    Inventors: Chen-Hua Yu, Li-Hsien Huang, Chi-Hsi Wu, Der-Chyang Yeh, Hsien-Wei Chen, An-Jhih Su, Hua-Wei Tseng
  • Publication number: 20180026010
    Abstract: A package structure has first and second dies, a molding compound, a first redistribution layer, at least one first through interlayer via (TIV), second through interlayer vias (TIVs), an electromagnetic interference shielding layer and conductive elements. The first die is molded in the molding compound. The second die is disposed on the molding compound. The first redistribution layer is located between the conductive elements and the molding compound and electrically connected to the first and second dies. The molding compound is located between the second die and the first redistribution layer. The first and second TIVs are molded in the molding compound and electrically connected to the first redistribution layer. The second TIVs are located between the first die and the first TIV. The electromagnetic interference shielding layer is in contact with the first TIV. The conductive elements are connected to the first redistribution layer.
    Type: Application
    Filed: July 21, 2016
    Publication date: January 25, 2018
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Li-Hsien Huang, An-Jhih Su, Hsien-Wei Chen, Hua-Wei Tseng, Jo-Mei Wang, Tien-Chung Yang, Kuan-Chung Lu
  • Patent number: 9859245
    Abstract: A chip package structure is provided. The chip package structure includes a redistribution substrate. The chip package structure includes a first chip structure over the redistribution substrate. The chip package structure includes a first solder bump arranged between and electrically connecting the redistribution substrate and the first chip structure. The chip package structure includes a first molding layer surrounding the first chip structure. The first molding layer and the first chip structure are both spaced apart from the redistribution substrate by the first solder bump, thereby defining a gap there-between. The chip package structure includes a second chip structure over the first chip structure. The chip package structure includes a second molding layer surrounding the second chip structure. The chip package structure includes a third molding layer surrounding the first molding layer, the second molding layer, and the first solder bump, and filled into the gap.
    Type: Grant
    Filed: September 19, 2016
    Date of Patent: January 2, 2018
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Wei-Yu Chen, Li-Hsien Huang, An-Jhih Su, Hsien-Wei Chen
  • Patent number: 9852957
    Abstract: Methods of testing, manufacturing, and packaging semiconductor devices are disclosed. In some embodiments, a method of testing a semiconductor device includes providing an integrated circuit die having contacts disposed thereon, forming an insulating material over the integrated circuit die and the contacts, and forming an opening in the insulating material over the contacts. A eutectic material is formed in the openings over the contacts, and the integrated circuit die is electrically tested by contacting the eutectic material disposed over the contacts. The eutectic material is removed.
    Type: Grant
    Filed: May 27, 2016
    Date of Patent: December 26, 2017
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Li-Hsien Huang, Yung-Shou Cheng, Yan-Fu Lin, An-Jhih Su, Wei-Cheng Wu, Chin-Hsien Chen, Hsien-Wei Chen, Der-Chyang Yeh
  • Publication number: 20170345726
    Abstract: Methods of testing, manufacturing, and packaging semiconductor devices are disclosed. In some embodiments, a method of testing a semiconductor device includes providing an integrated circuit die having contacts disposed thereon, forming an insulating material over the integrated circuit die and the contacts, and forming an opening in the insulating material over the contacts. A eutectic material is formed in the openings over the contacts, and the integrated circuit die is electrically tested by contacting the eutectic material disposed over the contacts. The eutectic material is removed.
    Type: Application
    Filed: May 27, 2016
    Publication date: November 30, 2017
    Inventors: Li-Hsien Huang, Yung-Shou Cheng, Yan-Fu Lin, An-Jhih Su, Wei-Cheng Wu, Chin-Hsien Chen, Hsien-Wei Chen, Der-Chyang Yeh
  • Patent number: 9831200
    Abstract: An embodiment is a device comprising a substrate, a metal pad over the substrate, and a passivation layer comprising a portion over the metal pad. The device further comprises a metal pillar over and electrically coupled to the metal pad, and a passive device comprising a first portion at a same level as the metal pillar, wherein the first portion of the passive device is formed of a same material as the metal pillar.
    Type: Grant
    Filed: June 11, 2014
    Date of Patent: November 28, 2017
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Shuo-Mao Chen, Der-Chyang Yeh, Li-Hsien Huang
  • Patent number: 9831215
    Abstract: A semiconductor package includes at least one first semiconductor device, a first molding compound, a dielectric layer, at least one conductive feature and at least one compensating structure. The first molding compound is present on at least one sidewall of the first semiconductor device. The dielectric layer is present on the first molding compound and the first semiconductor device. The conductive feature present is at least partially in the dielectric layer and electrically connected to the first semiconductor device. The compensating structure is present at least partially in the dielectric layer. The compensating structure is monolithically connected to the first molding compound.
    Type: Grant
    Filed: August 3, 2016
    Date of Patent: November 28, 2017
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Hsien-Wei Chen, Li-Hsien Huang, An-Jhih Su, Wei-Yu Chen, Ying-Ju Chen
  • Publication number: 20170338200
    Abstract: Package structures and methods of forming the same are disclosed. A package structure includes at least one first integrated circuit, at least one second integrated circuit, at least one dummy substrate and an encapsulant. The at least one second integrated circuit is disposed on the at least one dummy substrate in a first direction, and the at least one first integrated circuit and the at least one dummy substrate are separated by a distance in a second direction perpendicular to the first direction. The encapsulant is aside the at least one first integrated circuit, the at least one second integrated circuit and the at least one dummy substrate.
    Type: Application
    Filed: May 20, 2016
    Publication date: November 23, 2017
    Inventors: Li-Hsien Huang, An-Jhih Su, Hsien-Wei Chen
  • Patent number: 9825007
    Abstract: A chip package structure is provided. The chip package structure includes a first chip, a second chip, and a third chip. The second chip is between the first chip and the third chip. The chip package structure includes a first molding layer surrounding the first chip. The chip package structure includes a second molding layer surrounding the second chip. The chip package structure includes a third molding layer surrounding the third chip, the first molding layer, and the second molding layer.
    Type: Grant
    Filed: July 13, 2016
    Date of Patent: November 21, 2017
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Wei-Yu Chen, Li-Hsien Huang, An-Jhih Su, Hsien-Wei Chen
  • Publication number: 20170330858
    Abstract: Multi-stack package-on-package structures are disclosed. In a method, a first stacked semiconductor device is formed on a first carrier wafer. The first stacked semiconductor device is singulated. The first stacked semiconductor device is adhered to a second carrier wafer. A second semiconductor device is attached on the first stacked semiconductor device. The second semiconductor device and the first stacked semiconductor device are encapsulated. Electrical connections are formed on and electrically coupled to the first stacked semiconductor device and the second semiconductor device.
    Type: Application
    Filed: May 12, 2016
    Publication date: November 16, 2017
    Inventors: Chi-Jung Lee, Hsien-Wei Chen, An-Jhih Su, Wei-Yu Chen, Tien-Chung Yang, Li-Hsien Huang
  • Patent number: 9806059
    Abstract: Multi-stack package-on-package structures are disclosed. In a method, a first stacked semiconductor device is formed on a first carrier wafer. The first stacked semiconductor device is singulated. The first stacked semiconductor device is adhered to a second carrier wafer. A second semiconductor device is attached on the first stacked semiconductor device. The second semiconductor device and the first stacked semiconductor device are encapsulated. Electrical connections are formed on and electrically coupled to the first stacked semiconductor device and the second semiconductor device.
    Type: Grant
    Filed: May 12, 2016
    Date of Patent: October 31, 2017
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chi-Jung Lee, Hsien-Wei Chen, An-Jhih Su, Wei-Yu Chen, Tien-Chung Yang, Li-Hsien Huang
  • Patent number: 9793246
    Abstract: PoP devices and methods of forming the same are disclosed. A PoP device includes a first package structure and a second package structure. The first package structure includes a first chip, and a plurality of active through integrated fan-out vias and a plurality of dummy through integrated fan-out vias aside the first chip. The second package structure includes a plurality active bumps bonded to the plurality of active through integrated fan-out vias, and a plurality of dummy bumps bonded to the plurality of dummy through integrated fan-out vias. Besides, a total number of the active through integrated fan-out vias and the dummy through integrated fan-out vias at a first side of the first chip is substantially the same as a total number of the active through integrated fan-out vias and the dummy through integrated fan-out vias at a second side of the first chip.
    Type: Grant
    Filed: July 21, 2016
    Date of Patent: October 17, 2017
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Hua-Wei Tseng, An-Jhih Su, Hsien-Wei Chen, Li-Hsien Huang, Tien-Chung Yang
  • Publication number: 20170287845
    Abstract: A package includes a device die, a molding material molding the device die therein, a through-via penetrating through the molding material, and an alignment mark penetrating through the molding material. A redistribution line is on a side of the molding material. The redistribution line is electrically coupled to the through-via.
    Type: Application
    Filed: June 23, 2017
    Publication date: October 5, 2017
    Inventors: Li-Hsien Huang, Hsien-Wei Chen, Ching-Wen Hsiao, Der-Chyang Yeh, Shin-Puu Jeng, Chen-Hua Yu