Patents by Inventor Ling Wei

Ling Wei has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080284300
    Abstract: A KVM switch device is provided. The KVM switch device comprises a frame, a switch part fixed to the frame, a console unit movably connected to the switch part, and a sliding mechanism disposed between the console unit and the frame, wherein the switch part communicates with the console unit. The sliding mechanism comprises at least one guide rod disposed on the frame and at least one sliding bearing sliding along the guide rod. The console unit is movable between a closed position and an open position by the sliding bearing sliding along the guide rod.
    Type: Application
    Filed: May 18, 2007
    Publication date: November 20, 2008
    Applicant: ATEN INTERNATIONAL CO., LTD.
    Inventors: Sui-An Wu, Ling-Wei Lee
  • Publication number: 20080272811
    Abstract: A signal generating apparatus is disclosed for generating a synthesized signal according to an input signal. The signal generating apparatus includes a phase-locked loop device for generating the synthesized signal; a detecting device for detecting a reference signal to generate a calibrating signal; a filtering device for filtering the input signal and calibrating the input signal according to the calibrating signal to generate a filtered input signal; and a modulating device for modulating the filtered input signal in the normal operation mode and setting the dividing factor according to a first factor setting or a second factor setting in the calibration mode.
    Type: Application
    Filed: March 23, 2007
    Publication date: November 6, 2008
    Inventors: Hsin-Hung Chen, Tai-Yuan Yu, Ling-Wei Ke, Tser-Yu Lin
  • Publication number: 20080272851
    Abstract: A tunable capacitance unit coupled between a pair of circuit nodes. The tunable capacitance unit comprises a tuning input supplying a tuning voltage, and first and second tuning capacitance units. Each of the tuning capacitance units comprises a pair of accumulation-mode MOS varactors with source/drains thereof coupled to the tuning input, a pair of blocking capacitors coupled to a respective gate of the accumulation-mode MOS varactors and to a respective one of the circuit nodes, and a pair of biasing resistors coupled to a respective gate of the accumulation-mode MOS varactors and to a respective bias terminal receiving a respective reference voltage. The reference voltages received by the first and second tuning capacitance units are symmetrical to a predetermined voltage.
    Type: Application
    Filed: May 4, 2007
    Publication date: November 6, 2008
    Inventors: Tser-Yu Lin, Ling-Wei Ke, Tai-Yuan Yu
  • Publication number: 20080234588
    Abstract: An apparatus for determining cardiac performance in the patient involving a conductance catheter (12) for measuring conductance and blood volume in a heart chamber of the patient. The apparatus includes a processor (14) for determining instantaneous volume of the ventricle by applying a non-linear relationship between the measured conductance and the volume of blood in the heart chamber to identify mechanical strength of the chamber. The processor (14) is in communication with the conductance catheter (12).
    Type: Application
    Filed: September 3, 2004
    Publication date: September 25, 2008
    Inventors: Marc D. Feldman, Jonathan W. Valvano, John A. Pearce, Chia-Ling Wei
  • Publication number: 20080232443
    Abstract: A signal generating apparatus for generating a synthesized signal according to an input signal is provided. The signal generating apparatus includes a phase-locked loop device and a control unit. The phase-locked loop device has a phase/frequency detector for generating a detected signal according to a reference oscillating signal and a feedback signal, a control signal generator for generating a control signal according to the detected signal, a voltage controlled oscillator for generating the synthesized signal according to the control signal, and a divider for dividing the synthesized signal according to a dividing factor to generate the feedback signal. The control unit is for controlling the control signal generator to adjust the control signal in a calibration mode to thereby adjust a frequency of the synthesized signal. The phase/frequency detector does not output the detected signal to the control signal generator in the calibration mode.
    Type: Application
    Filed: April 23, 2008
    Publication date: September 25, 2008
    Inventors: Tai-Yuan Yu, Ping-Ying Wang, Ling-Wei Ke, Hsin-Hung Chen
  • Patent number: 7428159
    Abstract: A digital controller for controlling the operation of a DC-DC switching converter is disclosed. A digital feedback control system is provided for receiving an analog input voltage representing the output of the switching converter and digitally processing the analog input voltage by comparing it to a reference voltage and then determining analog drive signals to control the operation of the switching converter to provide a regulated output. The digital feedback control system operates in accordance with predetermined operating parametrics. The digital feedback control system also has monitoring inputs and control inputs. A microcontroller monitors the operation of the digital feedback control system and is able to change the operating parametrics under certain predetermined conditions.
    Type: Grant
    Filed: March 31, 2005
    Date of Patent: September 23, 2008
    Assignee: Silicon Laboratories Inc.
    Inventors: Ka Y Leung, Kafai Leung, Jinwen Xaio, Chia-Ling Wei, Alvin C Storvik, II, Biranchinath Sahu, Donald Alfano
  • Patent number: 7426645
    Abstract: A monolithic digital power supply controller is disclosed for controlling the operation of a switched power supply. The controller is contained within an integrated circuit package enclosing an integrated circuit chip. A plurality of inputs are provided on the package for interfacing with the switched power supply for receiving sensed inputs therefrom. A plurality of outputs provide switch control signals for turning on and off switches in the switched power supply. An integrated digital controller on the chip receives the inputs and generates the outputs, and includes an integrated instruction based processing engine for providing a portion of the digital control of the digital controller. A memory associated with the processing engine stores instructions for the processing engine.
    Type: Grant
    Filed: June 30, 2005
    Date of Patent: September 16, 2008
    Assignee: Silicon Laboratories Inc.
    Inventors: Ka Y. Leung, Kafai Leung, Jinwen Xaio, Chia-Ling Wei, Alvin C. Storvik, II, Biranchinath Sahu, Donald Alfano
  • Patent number: 7417877
    Abstract: A system for controlling a soft start for a switching power converter includes a digital controller that enables the programming of a plurality of input voltage profiles during a soft start condition of the switching power converter. The programming of the plurality of input voltage profiles is parameterized by a control parameter. A microcontroller determines the control parameter used by said digital controller and operates independently of the operation of the digital controller.
    Type: Grant
    Filed: June 30, 2005
    Date of Patent: August 26, 2008
    Assignee: Silicon Laboratories Inc.
    Inventors: Ka Y. Leung, Chia-Ling Wei
  • Patent number: 7397227
    Abstract: A low-noise voltage regulator circuit with quick disablement includes an amplifier for outputting a driving voltage according to a reference voltage, a feedback voltage on a feedback node, and an enable signal; an output transistor coupled among the amplifier, an output node, and a first voltage source for outputting an output voltage at the output node; a first discharge transistor having a first size and coupled among the enable signal, the output node, and the feedback node; and a second discharge transistor having a second size being different than the first size and coupled among the enable signal, the feedback node, and a second voltage source; wherein when the enable signal disables the amplifier, the enable signal turns on the first discharge transistor and the second discharge transistor such that the output voltage is quickly pulled down to close a level provided by the second voltage source.
    Type: Grant
    Filed: May 17, 2006
    Date of Patent: July 8, 2008
    Assignee: MediaTek Inc.
    Inventors: Ling-Wei Ke, Chi-Kun Chiu
  • Publication number: 20080157823
    Abstract: A dynamic carrying method to prevent saturation of a sigma-delta modulator of a phase locked loop frequency synthesizer. The phase locked loop frequency synthesizer using the dynamic carrying method comprises a forward portion receiving a reference frequency signal and a first frequency signal to generate an output carrier signal; a multi-modulus divider dividing the output carrier signal frequency to generate the first frequency signal; a dynamic carrying device receiving and separating transmitting data into a carrying part and a residue part when the transmitting data amplitude exceeds a threshold; a sigma-delta modulator receiving the residue part to generate a first modulus control signal; an auxiliary modulator receiving the carrying part to generate a second modulus control signal; and a first adder receiving the first modulus control signal, the second modulus control signal, and a third modulus control signal and outputting a modulus modulation signal to modulate the multi-modulus divider.
    Type: Application
    Filed: December 28, 2006
    Publication date: July 3, 2008
    Applicant: MEDIATEK INC.
    Inventors: Tai Yuan Yu, Ling-Wei Ke, Tser-Yu Lin, Hsin-Hung Chen
  • Patent number: 7382201
    Abstract: A signal generating apparatus is disclosed for generating a synthesized signal according to an input signal, the signal generating apparatus includes a phase-locked loop device for generating the synthesized signal; a control unit for controlling the control signal generator to adjust the control signal in a calibration mode to thereby adjust a frequency of the synthesized signal, wherein the phase/frequency detector does not output the detected signal to the control signal generator in the calibration mode; a detecting device for detecting the synthesized signal to generate a calibrating signal in the calibration mode; a filtering device for filtering the input signal and calibrating the input signal according to the calibrating signal to generate a filtered signal; and a modulating device for modulating the filtered signal to generate the dividing factor.
    Type: Grant
    Filed: March 23, 2007
    Date of Patent: June 3, 2008
    Assignee: Mediatek Inc.
    Inventors: Tai-Yuan Yu, Ping-Ying Wang, Ling-Wei Ke, Hsin-Hung Chen
  • Patent number: 7363013
    Abstract: A phase lock loop receives a baseband signal which has an input frequency, and modulating the baseband signal to be a corresponding RF signal which has a predetermined transmission frequency for transmitting. The phase lock loop comprises a programmable divider, a modulator, a phase detector, a charging pump, a loop filter, a voltage-controlled oscillator and a frequency converter. The programmable divider divides the frequency of a local oscillating signal by a programmable divisor to generate a reference signal. The modulator receives the baseband signal, modulates the frequency of the reference signal according to the baseband signal, and generates a corresponding first comparison signal. The frequency converter receives the feedback RF signal and the local oscillating signal and outputs the second comparison signal according to the frequency difference. The divisor of the divider is programmable to avoid the spur frequency being generated because the local oscillating signal is interfered.
    Type: Grant
    Filed: October 28, 2003
    Date of Patent: April 22, 2008
    Assignee: MediaTek Inc.
    Inventors: Chang-Fu Kuo, Ling-Wei Ke, Jen-Chiou Bo, Shou-Tsung Wang, Kuang-Kai Teng
  • Publication number: 20080003953
    Abstract: A phase locked loop frequency synthesizer including a phase locked loop, a frequency regenerator and a modulation processor, resistant to distortion induced by the frequency regenerator and conforming to transmission specifications. The phase locked loop comprises a detector generating a phase detection signal based on phase difference between a reference signal and a feedback signal, a loop filter, a voltage control oscillator generating a first output modulation signal and a frequency dividing unit varying a division factor based on a processed input modulation signal and dividing the frequency of the first output modulation signal by a division factor to generate the feedback signal. The frequency regenerator generates a second output modulation signal with a frequency range not overlapping an output frequency range of the voltage control oscillator.
    Type: Application
    Filed: May 8, 2007
    Publication date: January 3, 2008
    Applicant: MEDIATEK INC.
    Inventors: Ling-Wei Ke, Tai Yuan Yu, Hsin-Hung Chen
  • Patent number: 7298810
    Abstract: A programmable frequency divider for dividing the frequency of a source signal according to a selectable divisor which is obtained based on a plurality of divisor signals and outputting a result signal having a divided frequency includes at least one cell of a first type. The cells of the first type are cascaded with each other. The programmable frequency divider synchronously resets all of the cells of the first type according to a reset signal in order to selectively switch each cell of the first type to perform a divide-by-two or divide-by-three operation according to a corresponding divisor signal. The last cell of the first type outputs the result signal having the divided frequency.
    Type: Grant
    Filed: September 16, 2004
    Date of Patent: November 20, 2007
    Assignee: Mediatek Incorporation
    Inventor: Ling-Wei Ke
  • Publication number: 20060220938
    Abstract: A digital controller for controlling the operation of a DC-DC switching converter is disclosed. A digital feedback control system is provided for receiving an analog input voltage representing the output of the switching converter and digitally processing the analog input voltage by comparing it to a reference voltage and then determining analog drive signals to control the operation of the switching converter to provide a regulated output. The digital feedback control system operates in accordance with predetermined operating parametrics. The digital feedback control system also has monitoring inputs and control inputs. A microcontroller monitors the operation of the digital feedback control system and is able to change the operating parametrics under certain predetermined conditions.
    Type: Application
    Filed: March 31, 2005
    Publication date: October 5, 2006
    Inventors: Ka Leung, Kafai Leung, Jinwen Xaio, Chia-Ling Wei, Alvin Storvik, Biranchinath Sahu, Donald Alfano
  • Publication number: 20060214651
    Abstract: A low-noise voltage regulator circuit with quick disablement includes an amplifier for outputting a driving voltage according to a reference voltage, a feedback voltage on a feedback node, and an enable signal; an output transistor coupled among the amplifier, an output node, and a first voltage source for outputting an output voltage at the output node; a first discharge transistor having a first size and coupled among the enable signal, the output node, and the feedback node; and a second discharge transistor having a second size being different than the first size and coupled among the enable signal, the feedback node, and a second voltage source; wherein when the enable signal disables the amplifier, the enable signal turns on the first discharge transistor and the second discharge transistor such that the output voltage is quickly pulled down to close a level provided by the second voltage source.
    Type: Application
    Filed: May 17, 2006
    Publication date: September 28, 2006
    Inventors: Ling-Wei Ke, Chi-Kun Chiu
  • Publication number: 20060208804
    Abstract: The invention provides a phase-locked loop (PLL). Since a loop bandwidth of the PLL is a function of a gain of a phase detector and a gain of a voltage controlled oscillator (VCO), by adjusting the gain of the phase detector, the variation of the gain of the VCO (i.e., the tuning sensitivity) is compensated, so that the loop bandwidth of the PLL becomes more stable.
    Type: Application
    Filed: March 15, 2005
    Publication date: September 21, 2006
    Inventors: Chang-Fu Kuo, Po-Sen Tseng, Shou-Tsung Wang, Ling-Wei Ko
  • Patent number: 7109690
    Abstract: A low-noise voltage regulator circuit with quick disablement is disclosed. The voltage regulator circuit includes an amplifier for outputting a driving voltage according to a reference voltage, a feedback voltage on a feedback node, and an enable signal; an output transistor coupled among the amplifier, an output node, and a first voltage source for outputting an output voltage at the output node; a first discharge transistor coupled among the enable signal, the output node, and the feedback node; and a second discharge transistor coupled among the enable signal, the feedback node, and a second voltage source; wherein when the enable signal disables the amplifier, the enable signal turns on the first discharge transistor and the second discharge transistor such that the output voltage is quickly pulled down to close a level provided by the second voltage source.
    Type: Grant
    Filed: September 29, 2004
    Date of Patent: September 19, 2006
    Assignee: Mediatek Incorporation
    Inventors: Ling-Wei Ke, Chi-Kun Chiu
  • Patent number: 7015742
    Abstract: A differential switched capacitor circuit for use in a voltage controlled oscillator (VCO) capable of eliminating clock feedthrough and preventing an unwanted momentary frequency shift and drift in the VCO output frequency when the switched capacitor circuit is shut off. A center switch element connects a positive side capacitance node with a negative side capacitance node depending on a first control signal. A positive side primary switch element and a negative side primary switch element connect the positive and negative side capacitance nodes depending on the first control signal. A positive side additional switch element and negative side additional switch element with control signals complementary to the first control signal cancel the clock feedthrough of the center switch and the positive and negative side primary switch elements at the positive and negative side capacitance nodes respectively.
    Type: Grant
    Filed: June 20, 2003
    Date of Patent: March 21, 2006
    Assignee: Media Tek Inc.
    Inventor: Ling-Wei Ke
  • Patent number: D519511
    Type: Grant
    Filed: December 22, 2004
    Date of Patent: April 25, 2006
    Assignee: ATEN International Co. Ltd.
    Inventors: Chun-Yu Hung, Ling-Wei Lee