Patents by Inventor Linus Maurer

Linus Maurer has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7573347
    Abstract: A digitally controlled oscillator device includes a programming input, a selection input and an oscillator core with a first capacitive element which is frequency determining and programmable. The first capacitive element is coupled to the programming input that receives a first data word by which an oscillating frequency of the oscillator device is programmed with a predetermined frequency step size. The oscillator device further includes a selection unit for selecting a mode which is coupled to the selection input that receives a mode selection signal. The mode is selectable from a plurality of modes depending on the mode selection signal and each mode from the plurality of modes is characterized by a predetermined frequency step size. The digitally controlled oscillator device also includes a deattenuation amplifier.
    Type: Grant
    Filed: April 10, 2006
    Date of Patent: August 11, 2009
    Assignee: Infineon Technologies AG
    Inventors: Thomas Mayer, Yangjian Chen, Tindaro Pittorino, Linus Maurer, Volker Neubauer
  • Patent number: 7495595
    Abstract: A filter arrangement comprises a switching element coupled to a filter input, wherein the switching element is controllable by a reference clock signal. The filter arrangement further comprises an input storage element, an output storage element, and a first and a second auxiliary storage element. The first and the second auxiliary storage element can each be connected in parallel to the input storage element or to the output storage element depending on a switching signal. The output storage element is coupled to a filter output. The filter arrangement can be used as a loop filter in an analog-to-digital converter, wherein the output signal of the filter arrangement is quantized to provide an output word. Respective feedback signals can be generated from the output word and be provided to the storage elements.
    Type: Grant
    Filed: April 30, 2007
    Date of Patent: February 24, 2009
    Assignee: Infineon Technologies AG
    Inventors: Joseph Zipper, Günther Haberpeuntner, Hermann Hofer, Linus Maurer
  • Publication number: 20080266161
    Abstract: A filter arrangement comprises a switching element coupled to a filter input, wherein the switching element is controllable by a reference clock signal. The filter arrangement further comprises an input storage element, an output storage element, and a first and a second auxiliary storage element. The first and the second auxiliary storage element can each be connected in parallel to the input storage element or to the output storage element depending on a switching signal. The output storage element is coupled to a filter output. The filter arrangement can be used as a loop filter in an analog-to-digital converter, wherein the output signal of the filter arrangement is quantized to provide an output word. Respective feedback signals can be generated from the output word and be provided to the storage elements.
    Type: Application
    Filed: April 30, 2007
    Publication date: October 30, 2008
    Inventors: Josef Zipper, Gunther Haberpeuntner, Hermann Hofer, Linus Maurer
  • Patent number: 7420485
    Abstract: A sigma-delta modulator is supplied with a data word and includes a first and at least one further modulation stage, each having at least two adders. The adders in the first modulation stage process a low-significance component and a delayed more significant component of the data word and provide a result word and a carry at their respective outputs. The adders in the at least one further modulation stage process a low-significance component and a more significant component of the result word and provide a further result word and a carry at their respective outputs. The low-significance component and the more significant component of the result word are provided to the further modulation stages with an unvarying delay. A bit stream is derived from a carry from final instances of the at least two adders in the first modulation stage and in the further modulation stage respectively.
    Type: Grant
    Filed: March 23, 2007
    Date of Patent: September 2, 2008
    Assignee: Infineon Technologies AG
    Inventors: Volker Neubauer, Thomas Mayer, Tindaro Pittorino, Yangjian Chen, Linus Maurer
  • Patent number: 7394320
    Abstract: A phase-locked loop suitable for mobile radio communications and a method for operating the same is disclosed. One embodiment of the phase-locked loop comprises an oscillator, a counter, a comparator, and a delay arrangement. The counter comprises a first input connected to the oscillator, a second input connected to a reference frequency terminal, and an output. An input of the comparator is connected to the output of the counter and an output of the comparator to the oscillator. The delay arrangement is connected between the oscillator and the first input of the counter or between the reference frequency terminal and the second input of the counter. The delay arrangement delays an input signal sent to an input of the delay arrangement, as a function of a sequence signal and makes a delayed signal available at an output of the delay arrangement.
    Type: Grant
    Filed: October 20, 2006
    Date of Patent: July 1, 2008
    Assignee: Infineon Technologies AG
    Inventors: Linus Maurer, Thomas Mayer, Burkhard Neurauter, Christian Wicpalek
  • Publication number: 20080106341
    Abstract: A phase locked loop has a controlled oscillator for outputting an oscillator signal depending on a control signal. A comparator generates a comparison result from a comparison between a reference frequency signal and a feedback signal derived from the oscillator signal. The phase locked loop also has a filter block for filtering the comparison result and for deriving the control signal from the comparison result, where the filter block has a loop filter and a rejection filter for the frequency-selective attenuation of at least one first interference frequency in the comparison result.
    Type: Application
    Filed: October 26, 2007
    Publication date: May 8, 2008
    Inventors: Thomas Mayer, Christian Wicpalek, Thomas Bauernfeind, Linus Maurer
  • Publication number: 20080100386
    Abstract: A phase/frequency detector has a modulo counter for outputting a counter word with a predetermined word length depending on an oscillator signal. In addition, a modulo integrator for outputting an integrator word with the predetermined word length as a function of integration of a channel word is provided. The phase/frequency detector also has a difference element for outputting a phase error word with the predetermined word length as a function of a difference between the counter word and the integrator word.
    Type: Application
    Filed: October 26, 2007
    Publication date: May 1, 2008
    Inventors: Christian Wicpalek, Thomas Mayer, Linus Maurer, Volker Neubauer, Thomas Bauernfeind
  • Publication number: 20080042753
    Abstract: An arrangement for determining a gradient factor for a digitally controlled oscillator has a data alignment device and an identification device. The data alignment device can be supplied a modulation signal, a phase error signal and an oscillator control word. The data alignment device is configured to output a modulation setting word based on the modulation signal, output a time interval magnitude based on the phase error signal and a reference interval, and output an oscillator modulation word based on the oscillator control word. The identification device is configured to adapt and output the gradient factor based on the modulation setting word, the time interval magnitude and the oscillator modulation word.
    Type: Application
    Filed: August 17, 2007
    Publication date: February 21, 2008
    Inventors: Thomas Bauernfeind, Linus Maurer
  • Publication number: 20070241951
    Abstract: A sigma-delta modulator is supplied with a data word and includes a first and at least one further modulation stage, each having at least two adders. The adders in the first modulation stage process a low-significance component and a delayed more significant component of the data word and provide a result word and a carry at their respective outputs. The adders in the at least one further modulation stage process a low-significance component and a more significant component of the result word and provide a further result word and a carry at their respective outputs. The low-significance component and the more significant component of the result word are provided to the further modulation stages with an unvarying delay. A bit stream is derived from a carry from final instances of the at least two adders in the first modulation stage and in the further modulation stage respectively.
    Type: Application
    Filed: March 23, 2007
    Publication date: October 18, 2007
    Inventors: Volker Neubauer, Thomas Mayer, Tindaro Pittorino, Yangjian Chen, Linus Maurer
  • Publication number: 20070222526
    Abstract: A digitally controlled oscillator device includes a programming input, a selection input and an oscillator core with a first capacitive element which is frequency determining and programmable. The first capacitive element is coupled to the programming input that receives a first data word by which an oscillating frequency of the oscillator device is programmed with a predetermined frequency step size. The oscillator device further includes a selection unit for selecting a mode which is coupled to the selection input that receives a mode selection signal. The mode is selectable from a plurality of modes depending on the mode selection signal and each mode from the plurality of modes is characterized by a predetermined frequency step size. The digitally controlled oscillator device also includes a deattenuation amplifier.
    Type: Application
    Filed: April 10, 2006
    Publication date: September 27, 2007
    Inventors: Thomas Mayer, Yangjian Chen, Tindaro Pittorino, Linus Maurer, Volker Neubauer
  • Publication number: 20070096833
    Abstract: A phase-locked loop suitable for mobile radio communications and a method for operating the same is disclosed. One embodiment of the phase-locked loop comprises an oscillator, a counter, a comparator, and a delay arrangement. The counter comprises a first input connected to the oscillator, a second input connected to a reference frequency terminal, and an output. An input of the comparator is connected to the output of the counter and an output of the comparator to the oscillator. The delay arrangement is connected between the oscillator and the first input of the counter or between the reference frequency terminal and the second input of the counter. The delay arrangement delays an input signal sent to an input of the delay arrangement, as a function of a sequence signal and makes a delayed signal available at an output of the delay arrangement.
    Type: Application
    Filed: October 20, 2006
    Publication date: May 3, 2007
    Inventors: Linus Maurer, Thomas Mayer, Burkhard Neurauter, Christian Wicpalek