Patents by Inventor Mario M. Bokatius

Mario M. Bokatius has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8816775
    Abstract: Apparatus, systems, and fabrication methods are provided for biasing amplifier arrangements inside device packages to a target quiescent current. In one embodiment, an amplifier device has an output interface and includes an amplifier arrangement having an amplifier output and impedance matching circuitry coupled between the amplifier output and the output interface. A method for biasing the amplifier arrangement involves measuring or otherwise obtaining a voltage between the amplifier output and the output interface, determining an estimated quiescent current through the amplifier arrangement based on that voltage, and adjusting a bias voltage provided to the input of the amplifier arrangement based on a difference between the estimated quiescent current. In exemplary embodiments, the bias voltage is adjusted until the estimated quiescent current is substantially equal to a target quiescent current.
    Type: Grant
    Filed: September 13, 2012
    Date of Patent: August 26, 2014
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Justin N Annes, Mario M Bokatius, Paul R Hart, Joseph Staudinger
  • Patent number: 8736347
    Abstract: An adjustable power splitter includes: a power divider with an input and a first and second divider output; a first adjustable phase shifter and first adjustable attenuator series coupled to the first divider output and providing a first power output; a second adjustable phase shifter and second adjustable attenuator series coupled to the second divider output and providing a second power output; an interface; and a controller. The controller is configured to receive, via the interface, data indicating phase shifts to be applied by the first and second adjustable phase shifters and attenuation levels to be applied by the first and second adjustable attenuators, and to control, based on the data, the phase shifts and attenuation levels applied by the first and second adjustable phase shifters and the first and second adjustable attenuators.
    Type: Grant
    Filed: August 5, 2013
    Date of Patent: May 27, 2014
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Abdulrhman M. S. Ahmed, Mario M. Bokatius, Paul R. Hart, Joseph Staudinger, Richard E. Sweeney
  • Publication number: 20140070881
    Abstract: Apparatus, systems, and fabrication methods are provided for biasing amplifier arrangements inside device packages to a target quiescent current. In one embodiment, an amplifier device has an output interface and includes an amplifier arrangement having an amplifier output and impedance matching circuitry coupled between the amplifier output and the output interface. A method for biasing the amplifier arrangement involves measuring or otherwise obtaining a voltage between the amplifier output and the output interface, determining an estimated quiescent current through the amplifier arrangement based on that voltage, and adjusting a bias voltage provided to the input of the amplifier arrangement based on a difference between the estimated quiescent current. In exemplary embodiments, the bias voltage is adjusted until the estimated quiescent current is substantially equal to a target quiescent current.
    Type: Application
    Filed: September 13, 2012
    Publication date: March 13, 2014
    Applicant: FREESCALE SEMICONDUCTOR, INC.
    Inventors: Justin N. Annes, Mario M. Bokatius, Paul R. Hart, Joseph Staudinger
  • Publication number: 20130314143
    Abstract: An adjustable power splitter includes: a power divider with an input and a first and second divider output; a first adjustable phase shifter and first adjustable attenuator series coupled to the first divider output and providing a first power output; a second adjustable phase shifter and second adjustable attenuator series coupled to the second divider output and providing a second power output; an interface; and a controller. The controller is configured to receive, via the interface, data indicating phase shifts to be applied by the first and second adjustable phase shifters and attenuation levels to be applied by the first and second adjustable attenuators, and to control, based on the data, the phase shifts and attenuation levels applied by the first and second adjustable phase shifters and the first and second adjustable attenuators.
    Type: Application
    Filed: August 5, 2013
    Publication date: November 28, 2013
    Applicant: FREESCALE SEMICONDUCTOR, INC.
    Inventors: ABDULRHMAN M.S. AHMED, MARIO M. BOKATIUS, PAUL R. HART, JOSEPH STAUDINGER, RICHARD E. SWEENEY
  • Patent number: 8514007
    Abstract: An adjustable power splitter includes: a power divider with an input and a first and second divider output; a first adjustable phase shifter and first adjustable attenuator series coupled to the first divider output and providing a first power output; and a second adjustable phase shifter and second adjustable attenuator series coupled to the second divider output and providing a second power output.
    Type: Grant
    Filed: January 27, 2012
    Date of Patent: August 20, 2013
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Abdulrhman M. S Ahmed, Mario M. Bokatius, Paul R. Hart, Joseph Staudinger, Richard E. Sweeney
  • Publication number: 20130194023
    Abstract: An adjustable power splitter includes: a power divider with an input and a first and second divider output; a first adjustable phase shifter and first adjustable attenuator series coupled to the first divider output and providing a first power output; and a second adjustable phase shifter and second adjustable attenuator series coupled to the second divider output and providing a second power output.
    Type: Application
    Filed: January 27, 2012
    Publication date: August 1, 2013
    Inventors: Abdulrhman M.S Ahmed, Mario M. Bokatius, Paul R. Hart, Joseph Staudinger, Richard E. Sweeney
  • Patent number: 7683480
    Abstract: A wirebond array (100) comprising a plurality of signal wires 110 and a plurality of ground wires (120) interdigitated with and substantially parallel to the set of signal wires (110). In one embodiment, each of the plurality of signal wires (110) and ground wires (120) is attached to a first semiconductor device (102) (e.g., a microwave power device). In another, each of the plurality of signal wires (110) is further attached to a package lead (104). In one embodiment, each of the plurality of ground wires (120) is further attached to a ground connection region (106) substantially coplanar with the package lead (104). Alternatively, each of the plurality of signal wires (110) is further attached to a second semiconductor device, wherein each of the plurality of ground wires (120) is further attached to the second semiconductor device.
    Type: Grant
    Filed: March 29, 2006
    Date of Patent: March 23, 2010
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Mario M. Bokatius, Peter H. Aaen, Brian W. Condie
  • Patent number: 7142058
    Abstract: A general purpose Darlington pair amplifier circuit, configured in accordance with a preferred embodiment of the invention, utilizes GaAs heterojunction bipolar transistor technology. The amplifier circuit incorporates a temperature compensation circuit at the input stage that controls the total current drawn by the transistors such that the total current is stable over temperature. The temperature compensation circuit includes a feedback resistance element and a bias resistance element that form a voltage divider that establishes the base voltage (bias voltage) of an input transistor. The feedback resistance element and the bias resistance element are of different types, having different positive temperature coefficients. In the example embodiment, the temperature coefficient of the feedback resistance element is greater than the temperature coefficient of the bias resistance element.
    Type: Grant
    Filed: November 9, 2004
    Date of Patent: November 28, 2006
    Assignee: Freescale Semiconductor, Inc.
    Inventor: Mario M. Bokatius