Patents by Inventor Mark Lamorey

Mark Lamorey has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080116442
    Abstract: A memory cell includes a first electrode and a second electrode forming an opening. The opening is defined by a first sidewall, a second sidewall, and a surface extending between the first sidewall and the second sidewall. The memory cell includes phase change material contacting the first electrode and the first sidewall and the second sidewall. The memory cell includes isolation material electrically isolating the phase change material from the surface extending between the first sidewall and the second sidewall.
    Type: Application
    Filed: November 17, 2006
    Publication date: May 22, 2008
    Inventors: Thomas Nirschl, Mark Lamorey
  • Publication number: 20070195621
    Abstract: Apparatus for repairing one or more shorted memory cells in a memory circuit includes control circuitry. The control circuitry is operative in one of at least a first mode and a second mode. In the first mode, the control circuitry is operative to apply a first signal to a selected memory cell in the memory circuit for reading a logic state of the selected memory cell and to determine whether or not the selected memory cell is shorted. In the second mode, the control circuitry is operative to apply a second signal to a selected memory cell which has been determined to be shorted for initiating a repair of the selected memory cell, the second signal being greater in magnitude than the first signal.
    Type: Application
    Filed: April 27, 2007
    Publication date: August 23, 2007
    Applicant: International Business Machines Corporation
    Inventors: Mark Lamorey, Yu Lu, Janusz Nowak
  • Publication number: 20070159898
    Abstract: Apparatus for repairing one or more shorted memory cells in a memory circuit includes control circuitry. The control circuitry is operative in one of at least a first mode and a second mode. In the first mode, the control circuitry is operative to apply a first signal to a selected memory cell in the memory circuit for reading a logic state of the selected memory cell and to determine whether or not the selected memory cell is shorted. In the second mode, the control circuitry is operative to apply a second signal to a selected memory cell which has been determined to be shorted for initiating a repair of the selected memory cell, the second signal being greater in magnitude than the first signal.
    Type: Application
    Filed: January 12, 2006
    Publication date: July 12, 2007
    Applicant: International Business Machines Corporation
    Inventors: Mark Lamorey, Yu Lu, Janusz Nowak