Patents by Inventor Martin Ragnar

Martin Ragnar has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9639131
    Abstract: A variety of data storage devices, methods and systems are implemented for control of memory associated with backup functionality. One such data storage device includes a power circuit that provides main power. The data storage device has a first solid-state memory circuit that maintains data in the absence of electrical power. A second memory circuit is subject to data loss in the absence of electrical power. A storage circuit stores energy and provides the stored energy to the second memory circuit in response to a loss of main power. A test circuit discharges a portion of the stored energy to provide output data indicative of power-providing capabilities of the storage circuit. A memory controller controls data transfers to the data storage device by temporarily storing data destined for the first solid-state memory circuit and setting the amount of memory available for temporary storage in response to the output data.
    Type: Grant
    Filed: May 9, 2014
    Date of Patent: May 2, 2017
    Assignee: Seagate Technology LLC
    Inventors: Michael Howard Miller, Martin Ragnar Furuhjelm, Jonathan Williams Haines
  • Patent number: 9390004
    Abstract: Methods and apparatus for managing data storage in hybrid memory devices utilizing single level and multi-level memory cells. Logical addresses can be distributed between single level and multilevel memory cells based on a frequency of write operations performed. Initial storage of data corresponding to a logical address in memory can be determined by various methods including initially writing all data to single level memory or initially writing all data to multilevel memory. Other methods permit a host to direct logical address writes to single level or multilevel memory cells based on anticipated usage.
    Type: Grant
    Filed: May 30, 2014
    Date of Patent: July 12, 2016
    Assignee: Round Rock Research, LLC
    Inventors: William Radke, Michael Murray, Martin Ragnar Furuhjelm, John Geldman
  • Publication number: 20140331071
    Abstract: A variety of data storage devices, methods and systems are implemented for control of memory associated with backup functionality. One such data storage device includes a power circuit that provides main power. The data storage device has a first solid-state memory circuit that maintains data in the absence of electrical power. A second memory circuit is subject to data loss in the absence of electrical power. A storage circuit stores energy and provides the stored energy to the second memory circuit in response to a loss of main power. A test circuit discharges a portion of the stored energy to provide output data indicative of power-providing capabilities of the storage circuit. A memory controller controls data transfers to the data storage device by temporarily storing data destined for the first solid-state memory circuit and setting the amount of memory available for temporary storage in response to the output data.
    Type: Application
    Filed: May 9, 2014
    Publication date: November 6, 2014
    Applicant: Seagate Technology LLC
    Inventors: Michael Howard Miller, Martin Ragnar Furuhjelm, Jonathan Williams Haines
  • Publication number: 20140281177
    Abstract: Methods and apparatus for managing data storage in hybrid memory devices utilizing single level and multi-level memory cells. Logical addresses can be distributed between single level and multilevel memory cells based on a frequency of write operations performed. Initial storage of data corresponding to a logical address in memory can be determined by various methods including initially writing all data to single level memory or initially writing all data to multilevel memory. Other methods permit a host to direct logical address writes to single level or multilevel memory cells based on anticipated usage.
    Type: Application
    Filed: May 30, 2014
    Publication date: September 18, 2014
    Applicants: ROUND ROCK RESEARCH, LLC
    Inventors: William Radke, Michael Murray, Martin Ragnar Furuhjelm, John Geldman
  • Patent number: 8751733
    Abstract: Methods and apparatus for managing data storage in hybrid memory devices utilizing single level and multi-level memory cells. Logical addresses can be distributed between single level and multilevel memory cells based on a frequency of write operations performed. Initial storage of data corresponding to a logical address in memory can be determined by various methods including initially writing all data to single level memory or initially writing all data to multilevel memory. Other methods permit a host to direct logical address writes to single level or multilevel memory cells based on anticipated usage.
    Type: Grant
    Filed: October 22, 2012
    Date of Patent: June 10, 2014
    Assignee: Round Rock Research, LLC
    Inventors: William Radke, Michael Murray, Martin Ragnar Furuhjelm, John Geldman
  • Patent number: 8745421
    Abstract: A variety of data storage devices, methods and systems are implemented for control of memory associated with backup functionality. One such data storage device includes a power circuit that provides main power. The data storage device has a first solid-state memory circuit that maintains data in the absence of electrical power. A second memory circuit is subject to data loss in the absence of electrical power. A storage circuit stores energy and provides the stored energy to the second memory circuit in response to a loss of main power. A test circuit discharges a portion of the stored energy to provide output data indicative of power-providing capabilities of the storage circuit. A memory controller controls data transfers to the data storage device by temporarily storing data destined for the first solid-state memory circuit and setting the amount of memory available for temporary storage in response to the output data.
    Type: Grant
    Filed: June 13, 2013
    Date of Patent: June 3, 2014
    Assignee: Seagate Technology LLC
    Inventors: Michael Howard Miller, Martin Ragnar Furuhjelm, Jonathan Williams Haines
  • Publication number: 20130275780
    Abstract: A variety of data storage devices, methods and systems are implemented for control of memory associated with backup functionality. One such data storage device includes a power circuit that provides main power. The data storage device has a first solid-state memory circuit that maintains data in the absence of electrical power. A second memory circuit is subject to data loss in the absence of electrical power. A storage circuit stores energy and provides the stored energy to the second memory circuit in response to a loss of main power. A test circuit discharges a portion of the stored energy to provide output data indicative of power-providing capabilities of the storage circuit. A memory controller controls data transfers to the data storage device by temporarily storing data destined for the first solid-state memory circuit and setting the amount of memory available for temporary storage in response to the output data.
    Type: Application
    Filed: June 13, 2013
    Publication date: October 17, 2013
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Michael Howard Miller, Martin Ragnar Furuhjelm, Jonathan Williams Haines
  • Patent number: 8468370
    Abstract: A variety of data storage devices, methods and systems are implemented for control of memory associated with backup functionality. One such data storage device includes a power circuit that provides main power. The data storage device has a first solid-state memory circuit that maintains data in the absence of electrical power. A second memory circuit is subject to data loss in the absence of electrical power. A storage circuit stores energy and provides the stored energy to the second memory circuit in response to a loss of main power. A test circuit discharges a portion of the stored energy to provide output data indicative of power-providing capabilities of the storage circuit. A memory controller controls data transfers to the data storage device by temporarily storing data destined for the first solid-state memory circuit and setting the amount of memory available for temporary storage in response to the output data.
    Type: Grant
    Filed: September 16, 2009
    Date of Patent: June 18, 2013
    Assignee: Seagate Technology LLC
    Inventors: Michael Howard Miller, Martin Ragnar Furuhjelm, Jonathan Williams Haines
  • Patent number: 8296510
    Abstract: Methods and apparatus for managing data storage in hybrid memory devices utilizing single level and multi level memory cells. Logical addresses can be distributed between single level and multilevel memory cells based on a frequency of write operations performed. Initial storage of data corresponding to a logical address in memory can be determined by various methods including initially writing all data to single level memory or initially writing all data to multilevel memory. Other methods permit a host to direct logical address writes to single level or multilevel memory cells based on anticipated usage.
    Type: Grant
    Filed: November 14, 2011
    Date of Patent: October 23, 2012
    Assignee: Round Rock Research, LLC
    Inventors: William H. Radke, Michael Murray, Martin Ragnar Furuhjelm, John Geldman
  • Patent number: 8296545
    Abstract: In one embodiment of the present invention, a memory device is disclosed to include memory organized into blocks, each block having a status associated therewith and all of the blocks of the nonvolatile memory having collectively a capacity status associated therewith and a display for showing the capacity status even when no power is being applied to the display.
    Type: Grant
    Filed: May 13, 2011
    Date of Patent: October 23, 2012
    Assignee: Micron Technology, Inc.
    Inventors: Petro Estakhri, Martin Ragnar Furuhjelm, Ngon Le, Jerrold Allen Beckmann, Neal Anthony Galbo, Steffen Markus Hellmold, Jarreth Romero Solomon
  • Publication number: 20120059992
    Abstract: Methods and apparatus for managing data storage in hybrid memory devices utilizing single level and multi level memory cells. Logical addresses can be distributed between single level and multilevel memory cells based on a frequency of write operations performed. Initial storage of data corresponding to a logical address in memory can be determined by various methods including initially writing all data to single level memory or initially writing all data to multilevel memory. Other methods permit a host to direct logical address writes to single level or multilevel memory cells based on anticipated usage.
    Type: Application
    Filed: November 14, 2011
    Publication date: March 8, 2012
    Inventors: William H. RADKE, Michael Murray, Martin Ragnar Furuhjelm, John Geldman
  • Patent number: 8060719
    Abstract: Methods and apparatus for managing data storage in hybrid memory devices utilizing single level and multi level memory cells. Logical addresses can be distributed between single level and multilevel memory cells based on a frequency of write operations performed. Initial storage of data corresponding to a logical address in memory can be determined by various methods including initially writing all data to single level memory or initially writing all data to multilevel memory. Other methods permit a host to direct logical address writes to single level or multilevel memory cells based on anticipated usage.
    Type: Grant
    Filed: May 28, 2008
    Date of Patent: November 15, 2011
    Assignee: Micron Technology, Inc.
    Inventors: William H. Radke, Michael Murray, Martin Ragnar Furuhjelm, John Geldman
  • Publication number: 20110219175
    Abstract: In one embodiment of the present invention, a memory device is disclosed to include memory organized into blocks, each block having a status associated therewith and all of the blocks of the nonvolatile memory having collectively a capacity status associated therewith and a display for showing the capacity status even when no power is being applied to the display.
    Type: Application
    Filed: May 13, 2011
    Publication date: September 8, 2011
    Inventors: Petro Estakhri, Martin Ragnar Furuhjelm, Ngon Le, Jerrold Allen Beckmann, Neal Anthony Galbo, Steffen Markus Hellmold, Jarreth Romero Solomon
  • Patent number: 7949822
    Abstract: In one embodiment of the present invention, a memory device is disclosed to include memory organized into blocks, each block having a status associated therewith and all of the blocks of the nonvolatile memory having collectively a capacity status associated therewith and a display for showing the capacity status even when no power is being applied to the display.
    Type: Grant
    Filed: September 8, 2009
    Date of Patent: May 24, 2011
    Assignee: Micron Technology, Inc.
    Inventors: Petro Estakhri, Martin Ragnar Furuhjelm, Ngon Le, Jerrold Allen Beckmann, Neal Anthony Galbo, Steffen Markus Hellmold, Jarreth Romero Solomon
  • Publication number: 20110066872
    Abstract: A variety of data storage devices, methods and systems are implemented for control of memory associated with backup functionality. One such data storage device includes a power circuit that provides main power. The data storage device has a first solid-state memory circuit that maintains data in the absence of electrical power. A second memory circuit is subject to data loss in the absence of electrical power. A storage circuit stores energy and provides the stored energy to the second memory circuit in response to a loss of main power. A test circuit discharges a portion of the stored energy to provide output data indicative of power-providing capabilities of the storage circuit. A memory controller controls data transfers to the data storage device by temporarily storing data destined for the first solid-state memory circuit and setting the amount of memory available for temporary storage in response to the output data.
    Type: Application
    Filed: September 16, 2009
    Publication date: March 17, 2011
    Inventors: Michael Howard Miller, Martin Ragnar Furuhjelm, Jonathan Williams Haines
  • Publication number: 20100231408
    Abstract: An apparatus includes a display configured to display a health status of a memory device, where the health status is indicative of an amount of spare memory the memory device has available to replace memory of the memory device that may become defective.
    Type: Application
    Filed: May 26, 2010
    Publication date: September 16, 2010
    Inventors: Martin Ragnar Furuhjelm, Steffen Markus Hellmold
  • Patent number: 7743290
    Abstract: A nonvolatile memory system includes nonvolatile memory organized into blocks, one or more of which are designated as spare blocks and one or more of which may be defective at the time of manufacturing of the nonvolatile memory. A controller device is coupled to the nonvolatile memory for measuring the health status of the nonvolatile memory by determining the number of growing defects on an on-going basis.
    Type: Grant
    Filed: November 24, 2008
    Date of Patent: June 22, 2010
    Assignee: Lexar Media, Inc.
    Inventors: Martin Ragnar Furuhjelm, Steffen Markus Hellmold
  • Publication number: 20100100675
    Abstract: A data storage device comprising at least one non-volatile storage medium, at least one data cache, and a controller configured to perform cache writing operations between the at least one non-volatile storage medium and the at least one data cache based on user-selected caching modes.
    Type: Application
    Filed: July 24, 2009
    Publication date: April 22, 2010
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventor: Martin Ragnar Furuhjelm
  • Publication number: 20090327595
    Abstract: In one embodiment of the present invention, a memory device is disclosed to include memory organized into blocks, each block having a status associated therewith and all of the blocks of the nonvolatile memory having collectively a capacity status associated therewith and a display for showing the capacity status even when no power is being applied to the display.
    Type: Application
    Filed: September 8, 2009
    Publication date: December 31, 2009
    Inventors: Petro Estakhri, Martin Ragnar Furuhjelm, Ngon Le, Jerrold Allen Beckmann, Neal Anthony Galbo, Steffen Markus Hellmold, Jarreth Romero Solomon
  • Publication number: 20090300269
    Abstract: Methods and apparatus for managing data storage in hybrid memory devices utilizing single level and multi level memory cells. Logical addresses can be distributed between single level and multilevel memory cells based on a frequency of write operations performed. Initial storage of data corresponding to a logical address in memory can be determined by various methods including initially writing all data to single level memory or initially writing all data to multilevel memory. Other methods permit a host to direct logical address writes to single level or multilevel memory cells based on anticipated usage.
    Type: Application
    Filed: May 28, 2008
    Publication date: December 3, 2009
    Inventors: William H. Radke, Michael Murray, Martin Ragnar Furuhjelm, John Geldman