Patents by Inventor Masakatsu Suda

Masakatsu Suda has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230052937
    Abstract: Provided is a measurement apparatus including a signal source configured to output a binary digital signal configuring a multi-tone waveform, a waveform acquisition unit configured to acquire an analog signal waveform generated in response to application of the digital signal to a device under test, and a computation unit configured to calculate a frequency characteristic of the device under test from the waveform acquired by the waveform acquisition unit, in which the signal source is configured to repeatedly output a signal upconverted by multiplying a pseudo-random binary sequence (PRBS) signal by a repeating rectangular wave with a reference frequency and a reference duty ratio.
    Type: Application
    Filed: May 24, 2022
    Publication date: February 16, 2023
    Inventors: Masayuki KAWABATA, Mitsuo MATSUMOTO, Shinya SATO, Masakatsu SUDA
  • Patent number: 9871788
    Abstract: An authentication terminal comprising an authentication apparatus authenticating an authentication subject, an artifact operating in accordance with an input signal and a signal processing section is provided. When an authentication result in the authentication apparatus is passed, the signal processing section inputs an input signal without including information of the authentication subject in the artifact and outputs an output signal in accordance with an operation result of the artifact as the authentication result.
    Type: Grant
    Filed: October 6, 2015
    Date of Patent: January 16, 2018
    Assignee: ADVANTEST CORPORATION
    Inventors: Katsuhiko Degawa, Kengo Suzuki, Yushi Nishino, Masakatsu Suda, Kosuke Ikeda
  • Patent number: 9871789
    Abstract: An authentication system comprising an authentication terminal and an authentication server is provided. The authentication terminal comprises an authentication apparatus authenticating an authentication subject, an artifact operating in accordance with an input signal and a signal processing section inputting an input signal without including information of the authentication subject designated by the authentication server in the artifact and outputting an output signal in accordance with an operation result of the artifact as an authentication result when the authentication result in the authentication apparatus is passed. The authentication server authenticates the authentication subject based on the output signal.
    Type: Grant
    Filed: October 6, 2015
    Date of Patent: January 16, 2018
    Assignee: ADVANTEST CORPORATION
    Inventors: Katsuhiko Degawa, Kengo Suzuki, Yushi Nishino, Masakatsu Suda, Kosuke Ikeda
  • Publication number: 20160127362
    Abstract: An authentication system comprising an authentication terminal and an authentication server is provided. The authentication terminal comprises an authentication apparatus authenticating an authentication subject, an artifact operating in accordance with an input signal and a signal processing section inputting an input signal without including information of the authentication subject designated by the authentication server in the artifact and outputting an output signal in accordance with an operation result of the artifact as an authentication result when the authentication result in the authentication apparatus is passed. The authentication server authenticates the authentication subject based on the output signal.
    Type: Application
    Filed: October 6, 2015
    Publication date: May 5, 2016
    Inventors: Katsuhiko DEGAWA, Kengo SUZUKI, Yushi NISHINO, Masakatsu SUDA, Kosuke IKEDA
  • Publication number: 20160127361
    Abstract: An authentication terminal comprising an authentication apparatus authenticating an authentication subject, an artifact operating in accordance with an input signal and a signal processing section is provided. When an authentication result in the authentication apparatus is passed, the signal processing section inputs an input signal without including information of the authentication subject in the artifact and outputs an output signal in accordance with an operation result of the artifact as the authentication result.
    Type: Application
    Filed: October 6, 2015
    Publication date: May 5, 2016
    Inventors: Katsuhiko DEGAWA, Kengo SUZUKI, Yushi NISHINO, Masakatsu SUDA, Kosuke IKEDA
  • Patent number: 8555098
    Abstract: A circuit block operates while receiving a clock from an external circuit. A load balance circuit is connected to a shared power supply terminal together with the circuit block, and provides predetermined power consumption. A clock detection unit detects input of the clock from an external circuit. When the clock detection unit detects stopping of input of the clock, the load balance circuit is switched to the active state.
    Type: Grant
    Filed: June 9, 2008
    Date of Patent: October 8, 2013
    Assignee: Advantest Corporation
    Inventors: Tasuku Fujibe, Yoshihito Nagata, Masakatsu Suda
  • Patent number: 8451034
    Abstract: A second latch latches the output data of a first latch using a third clock having the same frequency as that of a first clock. A third latch latches the output data of the second latch using a second clock having a frequency N (N represents an integer) times that of the first clock and the third clock. The second clock and the third clock have a frequency division/multiplication relation therebetween.
    Type: Grant
    Filed: July 25, 2008
    Date of Patent: May 28, 2013
    Assignee: Advantest Corporation
    Inventors: Tasuku Fujibe, Masakatsu Suda
  • Patent number: 8441296
    Abstract: A timing generator that outputs a timing signal obtained by delaying an input signal, comprising first and second period delay sections that each output a rate signal obtained by delaying the input signal by a delay amount corresponding to an integer multiple of a period of an operation clock supplied thereto; a first high-accuracy delay section that outputs the timing signal obtained by delaying a signal input thereto by a delay amount that is less than the period of the operation clock; and a mode switching section that switches between a low-speed mode, in which the rate signal output by the first period delay section is input to the first high-accuracy delay section, and a high-speed mode, in which a signal obtained by interleaving the rate signals output by the first period delay section and the second period delay section is input to the first high-accuracy delay section.
    Type: Grant
    Filed: October 6, 2011
    Date of Patent: May 14, 2013
    Assignee: Advantest Corporation
    Inventor: Masakatsu Suda
  • Patent number: 8375340
    Abstract: A test substrate manufacturing apparatus comprising a test circuit database that stores circuit data of a plurality of types of test circuits in association with a plurality of types of testing content; a definition information storing section that stores definition information defining arrangements of device pads of devices under test and testing content to be performed for each of the device pads; and a lithography data generating section that generates lithography data for the test substrate by (i) selecting, from the test circuit database, circuit data of each test circuit to be connected to a device pad based on the testing content defined by the definition information stored in the definition information storing section and (ii) determining positions on the test substrate where the test circuits corresponding to the selected circuit data are formed using lithography, based on the arrangements of the device pads as defined by the definition information.
    Type: Grant
    Filed: November 22, 2010
    Date of Patent: February 12, 2013
    Assignee: Advantest Corporation
    Inventors: Daisuke Watanabe, Masakatsu Suda, Toshiyuki Okayasu
  • Patent number: 8330471
    Abstract: There is provided a signal output apparatus for outputting a pattern signal. The signal output apparatus includes a pattern generating section that generates waveform data of the pattern signal to be generated, a timing generating section that generates timing signals in accordance with an expected pattern cycle time of the pattern signal, a timing control section that receives the waveform data output from the pattern generating section, and controls output timings of the timing signals to be output from the timing generating section, in accordance with the waveform data, and a waveform shaping section that generates the pattern signal corresponding to data values of the waveform data output from the pattern generating section, in accordance with the timing signals output from the timing generating section.
    Type: Grant
    Filed: October 17, 2008
    Date of Patent: December 11, 2012
    Assignee: Advantest Corporation
    Inventor: Masakatsu Suda
  • Publication number: 20120262215
    Abstract: A timing generator that outputs a timing signal obtained by delaying an input signal, comprising first and second period delay sections that each output a rate signal obtained by delaying the input signal by a delay amount corresponding to an integer multiple of a period of an operation clock supplied thereto; a first high-accuracy delay section that outputs the timing signal obtained by delaying a signal input thereto by a delay amount that is less than the period of the operation clock; and a mode switching section that switches between a low-speed mode, in which the rate signal output by the first period delay section is input to the first high-accuracy delay section, and a high-speed mode, in which a signal obtained by interleaving the rate signals output by the first period delay section and the second period delay section is input to the first high-accuracy delay section.
    Type: Application
    Filed: October 6, 2011
    Publication date: October 18, 2012
    Applicant: ADVANTEST CORPORATION
    Inventor: Masakatsu Suda
  • Patent number: 8198926
    Abstract: A variable delay circuit applies a variable delay that corresponds to an analog signal to a reference clock so as to generate a delayed clock. A phase detection unit detects the phase difference between the delayed clock and the reference clock, and generates a phase difference signal having a level that corresponds to the phase difference. A counter performs a counting up operation or a counting down operation according to the level of the phase difference signal. A digital/analog converter converts the count value of the counter into an analog signal, and supplies the count value thus converted to the variable delay circuit.
    Type: Grant
    Filed: April 7, 2009
    Date of Patent: June 12, 2012
    Assignee: Advantest Corporation
    Inventors: Kazuhiro Fujita, Kazuhiro Yamamoto, Masakatsu Suda
  • Patent number: 8058891
    Abstract: A delay lock loop circuit and its delay amount calibration method is disclosed. An initially set value of a counter is determined by a technique which replaces measurement of a delay amount, whereby a time required for calibration of a delay circuit can be reduced. One counter set value of a plurality of counter set values is loaded, a delay lock loop circuit is switched to a lock mode, and a sequence circuit of a cycle slip detection circuit is reset. Thereafter, a cycle slip detection signal output from the sequence circuit is read, and based on the reading, it is judged whether or not an output signal of a delay circuit causes cycle slip. If the cycle slip is caused, the counter set value is switched. If any cycle slip is not caused, the counter set value is locked, thereby terminating the process.
    Type: Grant
    Filed: October 18, 2006
    Date of Patent: November 15, 2011
    Assignee: Advantest Corp.
    Inventors: Takuya Hasumi, Masakatsu Suda
  • Publication number: 20110231128
    Abstract: A test apparatus that judges pass/fail of a signal under measurement, comprising a frequency counter that repeatedly performs a counting step of counting the number of pulses of a reference signal whose period is known and the number of pulses of the signal under measurement in parallel within the same measurement period; an average period calculating section that calculates, for each counting step, an average period of the signal under measurement within the measurement period, based on a period of the reference signal and a ratio between the number of pulses of the signal under measurement and the number of pulses of the reference signal counted within the same measurement period; a noise calculating section that calculates spread of the average periods calculated by the average period calculating section; and a judging section that judges pass/fail of the signal under measurement based on the spread of the average periods.
    Type: Application
    Filed: January 19, 2011
    Publication date: September 22, 2011
    Applicant: ADVANTEST CORPORATION
    Inventors: Masakatsu SUDA, Yusuke HAYASE
  • Patent number: 7987062
    Abstract: A delay circuit includes a first delay element, a second delay element, and an initializing section that measures a delay amount generated by the first delay element with respect to each delay setting value. The initializing section includes a first loop path that inputs an output signal of the first delay element into the first delay element and a second loop path that inputs an output signal of the second delay element into the second delay element. The initialization section includes a first measuring section that sequentially sets delay setting values mutually different from the delay setting value in the first delay element and sequentially measures delay amounts in the first delay element, a second measuring section that measures a delay amount in the second delay element, and a delay amount computing section that corrects a delay amount measured by the first measuring section.
    Type: Grant
    Filed: June 15, 2007
    Date of Patent: July 26, 2011
    Assignee: Advantest Corporation
    Inventors: Kazuhiro Fujita, Masakatsu Suda, Takuya Hasumi
  • Patent number: 7979218
    Abstract: Provided is a test apparatus for testing a device under test, the test apparatus including: a pattern generating section that inputs a test pattern to the device under test; a judging section that judges whether the device under test is defective or not, based on an output signal outputted from the device under test; a power supply apparatus that supplies a source power to the device under test; and a setting section that detects a fluctuation amount of the source voltage resulting when the test pattern is inputted to the device under test, and sets, based on the detected fluctuation amount, a current range within which a compensation current that is in accordance with a fluctuation of a consumption current consumed by the device under test is generated at a predetermined number of levels so as to compensate a fluctuation of a source voltage to be applied to the device under test attributable to the fluctuation of the consumption current.
    Type: Grant
    Filed: April 24, 2008
    Date of Patent: July 12, 2011
    Assignee: Advantest Corporation
    Inventor: Masakatsu Suda
  • Patent number: 7960996
    Abstract: A variable delay circuit is designed to provided a wider range of delay time to a timing signal. The variable delay circuit includes a variable delay 50 which comprises a DA converter 51 which supplies current 51 based on delay setting data; a delay element 53 which imparts a delay amount Tpd to a prescribed signal and outputs the signal; and a bias circuit 52 which is connected such that the amount of current flown in the DA converter 51 and the amount of current flown in the delay element 53 become equal. The DA converter 51 allows the relationship between the delay setting data DATA and the current Id to be hyperbolic (inversely proportional). As a result, the relationship between the delay setting data DATA and the delay amount Tpd can be linearized, whereby the delay amount obtained by a single stage of the delay element can be increased.
    Type: Grant
    Filed: August 15, 2007
    Date of Patent: June 14, 2011
    Assignee: Advantest Corp.
    Inventor: Masakatsu Suda
  • Publication number: 20110128052
    Abstract: A second latch latches the output data of a first latch using a third clock having the same frequency as that of a first clock. A third latch latches the output data of the second latch using a second clock having a frequency N (N represents an integer) times that of the first clock and the third clock. The second clock and the third clock have a frequency division/multiplication relation therebetween.
    Type: Application
    Filed: July 25, 2008
    Publication date: June 2, 2011
    Applicant: ADVANTEST CORPORATION
    Inventors: Tasuku Fujibe, Masakatsu Suda
  • Publication number: 20110125308
    Abstract: A test substrate manufacturing apparatus comprising a test circuit database that stores circuit data of a plurality of types of test circuits in association with a plurality of types of testing content; a definition information storing section that stores definition information defining arrangements of device pads of devices under test and testing content to be performed for each of the device pads; and a lithography data generating section that generates lithography data for the test substrate by (i) selecting, from the test circuit database, circuit data of each test circuit to be connected to a device pad based on the testing content defined by the definition information stored in the definition information storing section and (ii) determining positions on the test substrate where the test circuits corresponding to the selected circuit data are formed using lithography, based on the arrangements of the device pads as defined by the definition information.
    Type: Application
    Filed: November 22, 2010
    Publication date: May 26, 2011
    Applicant: ADVANTEST CORPORATION
    Inventors: Daisuke WATANABE, Masakatsu SUDA, Toshiyuki OKAYASU
  • Patent number: 7944263
    Abstract: A timing generator reduces operation-dependent power consumption (AC component) and noises generated from a clock distribution circuit itself in distributing a clock, and further reduces a skew attributed to the clock distribution. A clock distribution circuit 20 for distributing the clock to timing generating sections 10-1 to 10-n has a clock main path 21 connected to a main path buffer 24 and a clock return path 26 connected to a return path buffer 27. A load capacity of the main path buffer 24 is equal to that of the return path buffer 27. Biases of the buffers are the same potential and are generated by a delay locked-loop circuit 30. A propagation delay time of the clock distribution circuit is controlled so as to be an integral multiple of a clock period.
    Type: Grant
    Filed: July 28, 2006
    Date of Patent: May 17, 2011
    Assignee: Advantest Corp.
    Inventor: Masakatsu Suda