Patents by Inventor Masaru Tsuto

Masaru Tsuto has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9262376
    Abstract: A synchronization pattern generating unit generates a synchronization pattern required for a clock recovery unit which has been built into a DUT to maintain a link with an external circuit. A gate signal generating unit generates a gate signal which is asserted in a period in which a vector pattern is to be supplied to the DUT. In a first mode, a pattern selecting unit is configured such that it outputs the vector pattern during a period in which the gate signal is asserted and outputs a fixed output level during a period in which the gate signal is negated. In a second mode, the pattern selecting unit is configured such that it outputs the vector pattern during a period in which the gate signal is asserted and outputs the synchronization pattern during a period in which the gate signal is negated.
    Type: Grant
    Filed: January 4, 2013
    Date of Patent: February 16, 2016
    Assignee: ADVANTEST CORPORATION
    Inventor: Masaru Tsuto
  • Patent number: 8743702
    Abstract: Provided is a test apparatus that tests a device under test, comprising: a plurality of channels that output and receive signals to and from the device under test; a generating section that generates a packet data sequence transmitted to and from the device under test; and a channel selecting section that selects which of the channels is used to transmit the packet data sequence generated by the generating section.
    Type: Grant
    Filed: December 7, 2010
    Date of Patent: June 3, 2014
    Assignee: Advantest Corporation
    Inventors: Shinichi Ishikawa, Masaru Goishi, Hiroyasu Nakayama, Masaru Tsuto
  • Patent number: 8692566
    Abstract: Provided is a test apparatus comprising a plurality of testing sections and a synchronizing section that synchronizes operation of at least two testing sections among the plurality of testing sections. Each testing section transmits a synchronization standby command to the synchronizing section when a predetermined condition is fulfilled during execution of the corresponding program and the testing section enters a synchronization standby state, and on a condition that the synchronization standby commands have been received from all of one or more predetermined testing sections among the plurality of testing sections, the synchronizing section supplies a synchronization signal, which ends the synchronization standby state, in synchronization to two or more predetermined testing sections among the plurality of testing sections.
    Type: Grant
    Filed: May 31, 2011
    Date of Patent: April 8, 2014
    Assignee: Advantest Corporation
    Inventors: Shinichi Ishikawa, Masaru Goishi, Hiroyasu Nakayama, Masaru Tsuto
  • Patent number: 8666691
    Abstract: Provided is a test apparatus that tests a device under test, comprising a testing section that stores a program in which commands to be executed branch according to detected branching conditions and that tests the device under test by executing the program; and a log memory that stores test results of the testing section in association with command paths of the program executed to obtain the test results. The testing section sequentially changes a characteristic of a test signal supplied to the device under test, and judges pass/fail of the device under test for each characteristic of the test signal, and the log memory stores a test result of the testing section in association with a command path of the program, for each characteristic of the test signal.
    Type: Grant
    Filed: May 30, 2011
    Date of Patent: March 4, 2014
    Assignee: Advantest Corporation
    Inventors: Shinichi Ishikawa, Tetsu Katagiri, Masaru Goishi, Hiroyasu Nakayama, Masaru Tsuto
  • Patent number: 8483073
    Abstract: There is provided a test apparatus for testing a device under test, including a receiving section that receives a packet from the device under test, a packet data sequence storing section that stores a data sequence included in each type of packet and received data included in the packet received by the receiving section, a transmission data processing section that reads data from the packet data sequence storing section and generates a test data sequence by adjusting a predetermined portion of a data sequence of a packet to be transmitted to the device under test to have a value corresponding to the received data, and a transmitting section that transmits the test data sequence generated by the transmission data processing section to the device under test.
    Type: Grant
    Filed: September 29, 2009
    Date of Patent: July 9, 2013
    Assignee: Advantest Corporation
    Inventors: Shinichi Ishikawa, Masaru Goishi, Hiroyasu Nakayama, Masaru Tsuto
  • Patent number: 8362791
    Abstract: A test apparatus includes: test modules that communicate with the device under test to test the device under test; additional modules connected between the device under test and the test modules, each additional module performing a communication with the device under test, the communication being at least one of a communication performed at a higher speed and a communication performed with a lower latency, in comparison with a communication performed by the test modules; a test head having a plurality of connectors that connect the test modules and the additional modules, respectively, the test modules and the additional modules are mounted on the test head; a performance board placed on the test head that connects between at least a part of terminals of the plurality of connectors and the device under test. The test modules are connected to the additional modules without through the performance board.
    Type: Grant
    Filed: September 10, 2009
    Date of Patent: January 29, 2013
    Assignee: Advantest Corporation
    Inventors: Motoo Ueda, Satoshi Iwamoto, Masaru Goishi, Hiroyasu Nakayama, Masaru Tsuto
  • Publication number: 20120136603
    Abstract: A test apparatus that tests a device under test by communicating with the device under test using packets that each include one or more command sequences, comprising a transmitting/receiving section that transmits and receives the packets to and from the device under test based on packet sequence information designating an order in which the packets are transmitted and received between the device under test and each pin of the test apparatus, and a display section that displays information indicating the packets transmitted and received between the device under test and each pin of the test apparatus, arranged in time sequence. The display section displays information of each packet transmitted or received in parallel on a time axis set in common for each pin of the test apparatus. Each packet includes identification information identifying a packet type, and the display section displays information including the identification information of each packet.
    Type: Application
    Filed: May 31, 2011
    Publication date: May 31, 2012
    Applicant: ADVANTEST CORPORATION
    Inventors: Shinichi ISHIKAWA, Tetsu KATAGIRI, Masaru GOISHI, Hiroyasu NAKAYAMA, Masaru TSUTO
  • Publication number: 20120133380
    Abstract: Provided is a test apparatus comprising a plurality of testing sections and a synchronizing section that synchronizes operation of at least two testing sections among the plurality of testing sections. Each testing section transmits a synchronization standby command to the synchronizing section when a predetermined condition is fulfilled during execution of the corresponding program and the testing section enters a synchronization standby state, and on a condition that the synchronization standby commands have been received from all of one or more predetermined testing sections among the plurality of testing sections, the synchronizing section supplies a synchronization signal, which ends the synchronization standby state, in synchronization to two or more predetermined testing sections among the plurality of testing sections.
    Type: Application
    Filed: May 31, 2011
    Publication date: May 31, 2012
    Applicant: ADVANTEST CORPORATION
    Inventors: Shinichi ISHIKAWA, Masaru GOISHI, Hiroyasu NAKAYAMA, Masaru TSUTO
  • Patent number: 8165027
    Abstract: There is provided a test apparatus for testing at least one device under test, including a packet list storing section that stores a plurality of packet lists each of which includes a series of packets communicated between the test apparatus and the at least one device under test, a flow control section that designates an order of executing the plurality of packet lists in accordance with an execution flow of a test program that is designed to test the at least one device under test, and a packet communicating section that sequentially communicates the series of packets included in packet lists sequentially designated by the flow control section between the test apparatus and the at least one device under test, to test the at least one device under test.
    Type: Grant
    Filed: September 29, 2009
    Date of Patent: April 24, 2012
    Assignee: Advantest Corporation
    Inventors: Shinichi Ishikawa, Masaru Goishi, Hiroyasu Nakayama, Masaru Tsuto
  • Patent number: 8149721
    Abstract: There is provided a test apparatus for testing a device under test, including an obtaining section that obtains a packet sequence communicated between the test apparatus and the device under test, from a simulation environment for simulating an operation of the device under test, a packet communication program generating section that generates from the packet sequence a packet communication program for a test, where the packet communication program is to be executed by the test apparatus to communicate packets included in the packet sequence between the test apparatus and the device under test, and a testing section that executes the packet communication program to test the device under test by communicating the packets between the test apparatus and the device under test.
    Type: Grant
    Filed: September 29, 2009
    Date of Patent: April 3, 2012
    Assignee: Advantest Corporation
    Inventors: Shinichi Ishikawa, Hajime Sugimura, Masaru Goishi, Hiroyasu Nakayama, Masaru Tsuto
  • Publication number: 20110288810
    Abstract: Provided is a test apparatus that tests a device under test, comprising a testing section that stores a program in which commands to be executed branch according to detected branching conditions and that tests the device under test by executing the program; and a log memory that stores test results of the testing section in association with command paths of the program executed to obtain the test results. The testing section sequentially changes a characteristic of a test signal supplied to the device under test, and judges pass/fail of the device under test for each characteristic of the test signal, and the log memory stores a test result of the testing section in association with a command path of the program, for each characteristic of the test signal.
    Type: Application
    Filed: May 30, 2011
    Publication date: November 24, 2011
    Applicant: ADVANTEST CORPORATION
    Inventors: Shinichi ISHIKAWA, Tetsu KATAGIRI, Masaru GOISHI, Hiroyasu NAKAYAMA, Masaru TSUTO
  • Patent number: 8059547
    Abstract: Provided is a test apparatus that tests a device under test, comprising an upper sequencer that sequentially designates packets transmitted to and from the device under test, by executing a test program for testing the device under test; a packet data sequence storing section that stores a data sequence included in each of a plurality of types of packets; and a lower sequencer that reads, from the packet data sequence storing section, a data sequence of a packet designated by the upper sequencer and generates a test data sequence used for testing the device under test.
    Type: Grant
    Filed: December 8, 2008
    Date of Patent: November 15, 2011
    Assignee: Advantest Corporation
    Inventors: Masaru Goishi, Hiroyasu Nakayama, Masaru Tsuto
  • Publication number: 20110137606
    Abstract: Provided is a test apparatus that tests a device under test, comprising: a plurality of channels that output and receive signals to and from the device under test; a generating section that generates a packet data sequence transmitted to and from the device under test; and a channel selecting section that selects which of the channels is used to transmit the packet data sequence generated by the generating section.
    Type: Application
    Filed: December 7, 2010
    Publication date: June 9, 2011
    Applicant: ADVANTEST CORPORATION
    Inventors: Shinichi ISHIKAWA, Masaru GOISHI, Hiroyasu NAKAYAMA, Masaru TSUTO
  • Publication number: 20100142383
    Abstract: Provided is a test apparatus that tests a device under test, comprising an upper sequencer that sequentially designates packets transmitted to and from the device under test, by executing a test program for testing the device under test; a packet data sequence storing section that stores a data sequence included in each of a plurality of types of packets; and a lower sequencer that reads, from the packet data sequence storing section, a data sequence of a packet designated by the upper sequencer and generates a test data sequence used for testing the device under test.
    Type: Application
    Filed: December 8, 2008
    Publication date: June 10, 2010
    Applicant: ADVANTEST CORPORATION
    Inventors: MASARU GOISHI, HIROYASU NAKAYAMA, MASARU TSUTO
  • Publication number: 20100142392
    Abstract: There is provided a test apparatus for testing at least one device under test, including a packet list storing section that stores a plurality of packet lists each of which includes a series of packets communicated between the test apparatus and the at least one device under test, a flow control section that designates an order of executing the plurality of packet lists in accordance with an execution flow of a test program that is designed to test the at least one device under test, and a packet communicating section that sequentially communicates the series of packets included in packet lists sequentially designated by the flow control section between the test apparatus and the at least one device under test, to test the at least one device under test.
    Type: Application
    Filed: September 29, 2009
    Publication date: June 10, 2010
    Applicant: ADVANTEST CORPORATION
    Inventors: Shinichi ISHIKAWA, Masaru GOISHI, Hiroyasu Nakayama, Masaru Tsuto
  • Publication number: 20100142391
    Abstract: There is provided a test apparatus for testing a device under test, including an obtaining section that obtains a packet sequence communicated between the test apparatus and the device under test, from a simulation environment for simulating an operation of the device under test, a packet communication program generating section that generates from the packet sequence a packet communication program for a test, where the packet communication program is to be executed by the test apparatus to communicate packets included in the packet sequence between the test apparatus and the device under test, and a testing section that executes the packet communication program to test the device under test by communicating the packets between the test apparatus and the device under test.
    Type: Application
    Filed: September 29, 2009
    Publication date: June 10, 2010
    Applicant: ADVANTEST CORPORATION
    Inventors: Shinichi Ishikawa, Hajime Sumigura, Masaru Goishi, Hiroyasu Nakayama, Masaru Tsuto
  • Publication number: 20100142393
    Abstract: There is provided a test apparatus for testing a device under test, including a receiving section that receives a packet from the device under test, a packet data sequence storing section that stores a data sequence included in each type of packet and received data included in the packet received by the receiving section, a transmission data processing section that reads data from the packet data sequence storing section and generates a test data sequence by adjusting a predetermined portion of a data sequence of a packet to be transmitted to the device under test to have a value corresponding to the received data, and a transmitting section that transmits the test data sequence generated by the transmission data processing section to the device under test.
    Type: Application
    Filed: September 29, 2009
    Publication date: June 10, 2010
    Applicant: ADVANTEST CORPORATION
    Inventors: Shinichi ISHIKAWA, Masaru GOISHI, Hiroyasu Nakayama, Masaru Tsuto
  • Publication number: 20100102840
    Abstract: A test apparatus includes: test modules that communicate with the device under test to test the device under test; additional modules connected between the device under test and the test modules, each additional module performing a communication with the device under test; the communication being at least one of a communication performed at a higher speed and a communication performed with a lower latency, in comparison with a communication performed by the test modules; a test head having a plurality of connectors that connect the test modules and the additional modules, respectively, the test modules and the additional modules are mounted on the test head; a performance board placed on the test head that connects between at least a part of terminals of the plurality of connectors and the device under test. The test modules are connected to the additional modules without through the performance board.
    Type: Application
    Filed: September 10, 2009
    Publication date: April 29, 2010
    Applicant: ADVANTEST CORPORATION
    Inventors: Motoo UEDA, Satoshi Iwamoto, Masaru Goishi, Hiryoyasu Nakayama, Masaru Tsuto
  • Patent number: 6769083
    Abstract: A test pattern generator for generating a test pattern for testing electrical characteristics of an electrical device. The test pattern generator comprises a pattern memory (32), a pattern cache memory (54, 180 and 182), a vector memory (12), a read out controller (14 and 170), and a transfer controller (34 and 178). The pattern memory (32) stores the test pattern. The pattern cache memory (54, 180 and 182) stores the test pattern read out from the pattern memory (32). The vector memory (12) stores a vector instruction indicating an order of the test pattern to be generated. The read out controller (14 and 170) judges whether an address of the test pattern to be read out from the pattern memory (32) is to be jumped or not based on the vector instruction read out from the vector memory (12).
    Type: Grant
    Filed: November 10, 1999
    Date of Patent: July 27, 2004
    Assignee: Advantest Corporation
    Inventors: Masaru Tsuto, Tatsuya Yamada
  • Patent number: 6678852
    Abstract: An address signal, a device control signal and a test pattern data outputted from a pattern generating part are applied to a semiconductor device under test, a response output signal from the semiconductor device under test is compared by a logical comparison part with an expected value data outputted from the pattern generating part, and the logical comparison part generates upon detection of a discordance in the comparison result a failure data representing a failure memory cell, which data is stored together with the address signal, the device control signal and the expected value data outputted from the pattern generating part in a data failure memory, wherein a variable delay part that can give arbitrary time delays to the address signal, the expected value data, and the device control signal, respectively is provided on a data transmission path connecting the pattern generating part to the data failure memory.
    Type: Grant
    Filed: May 23, 2001
    Date of Patent: January 13, 2004
    Assignee: Advantest Corporation
    Inventor: Masaru Tsuto