Patents by Inventor Matthew Colburn

Matthew Colburn has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060110890
    Abstract: A method (and apparatus) of replicating a pattern on a structure, includes using imprint lithography to replicate a pattern formed on a first structure onto a portion of a second structure.
    Type: Application
    Filed: November 19, 2004
    Publication date: May 25, 2006
    Applicant: International Business Machines Corporation
    Inventors: Matthew Colburn, Yves Martin, Theodore van Kessel, Hematha K. Wickramasinghe
  • Publication number: 20060105571
    Abstract: A method (and apparatus) for nano lithography, includes applying a pneumatic pressure to at least one of a surface of a semi-rigid mask or template and a portion of a surface of a resist-coated workpiece, and, by the applying of the pneumatic pressure, transferring a pattern from the mask to the workpiece.
    Type: Application
    Filed: November 16, 2004
    Publication date: May 18, 2006
    Applicant: International Business Machines Corporation
    Inventors: Matthew Colburn, Yves Martin, Theodore van Kessel, Hematha Wickramasinghe
  • Patent number: 6986975
    Abstract: The present invention includes a method of determining an alignment between a substrate and a template spaced-apart from the substrate and having a distance defined therebetween, the substrate having a first pattern disposed thereon and the template having a second pattern disposed thereon, the method including, sensing the first and the second pattern, with the distance being established such that the first and the second pattern form a desired moiré pattern when the template and the substrate are in a desired spatial relationship.
    Type: Grant
    Filed: April 5, 2004
    Date of Patent: January 17, 2006
    Assignee: Board of Regents, The University of Texas System
    Inventors: Sidlgata V. Sreenivasan, Byung J. Choi, Matthew Colburn, Todd Bailey
  • Publication number: 20060006546
    Abstract: Interconnect dual damascene structure are fabricated by depositing on a layer of at least one dielectric, a mask forming layer for providing the via-level mask layer of the dual damascene structures; creating an elongated via pattern in the via-level mask layer; depositing a layer of line-level dielectric and creating a line pattern through the layer of line-level dielectric, and transferring the line pattern through the projected intersection of the elongated via-level pattern and of the line-level pattern thereby generating an aligned dual damascene structure. A conductive liner layer is deposited in the dual damascene structure followed by filling the dual damascene structure with a conductive fill metal to form a set of metal lines. The metal and liner layers are planarized.
    Type: Application
    Filed: July 9, 2004
    Publication date: January 12, 2006
    Applicant: International Business Machines Corporation
    Inventor: Matthew Colburn
  • Publication number: 20050277266
    Abstract: The present invention relates to a process for improved interfacial adhesion of dielectrics using patterned roughing. Improved adhesion strength between layers and substrates can be achieved through increasing the roughness of the interface between the materials. Roughness may including any disturbance of an otherwise generally smooth surface, such as grooves, indents, holes, trenches, and/or the like. Roughing on the interface may be achieved by depositing a material on a surface of the substrate to act as a mask and then using an etching process to induce the roughness. The material, acting as a mask, allows etching to occur on a fine, or sub-miniature, scale below the Scale achieved with a conventional photo mask and lithography to achieve the required pattern roughing. Another material is then deposited on the roughened surface of the substrate, filling in the roughing and adhering to the substrate.
    Type: Application
    Filed: June 14, 2004
    Publication date: December 15, 2005
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Edward Cooney, Vincent McGahay, Thomas Shaw, Anthony Stamper, Matthew Colburn
  • Publication number: 20050272341
    Abstract: A method for fabricating a low k, ultra-low k, and extreme-low k multilayer interconnect structure on a substrate in which the interconnect line features are separated laterally by a dielectric with vertically oriented nano-scale voids formed by perforating it using sub-optical lithography patterning and etching techniques and closing off the tops of the perforations by a dielectric deposition step. The lines are supported either by solid or patterned dielectric features underneath. The method avoids the issues associated with the formation of air gaps after the fabrication of conductor patterns and those associated with the integration of conventional low k, ultra-low k and extreme low k dielectrics which have porosity present before the formation of the interconnect patterns.
    Type: Application
    Filed: June 10, 2005
    Publication date: December 8, 2005
    Inventors: Matthew Colburn, Satyanarayana Nitta, Sampath Purushothaman
  • Publication number: 20050236739
    Abstract: A method of forming a relief image in a structure comprising a substrate and a transfer layer formed thereon comprises covering the transfer layer with a polymerizable fluid composition, and then contacting the polymerizable fluid composition with a mold having a relief structure formed therein such that the polymerizable fluid composition fills the relief structure in the mold. The polymerizable fluid composition is subjected to conditions to polymerize polymerizable fluid composition and form a solidified polymeric material therefrom on the transfer layer. The mold is then separated from the solid polymeric material such that a replica of the relief structure in the mold is formed in the solidified polymeric material; and the transfer layer and the solidified polymeric material are subjected to an environment to selectively etch the transfer layer relative to the solidified polymeric material such that a relief image is formed in the transfer layer.
    Type: Application
    Filed: February 22, 2005
    Publication date: October 27, 2005
    Inventors: Carlton Willson, Matthew Colburn
  • Publication number: 20050233597
    Abstract: A method for forming a self aligned pattern on an existing pattern on a substrate comprising applying a coating of a solution containing a masking material in a carrier, the masking material having an affinity for portions of the existing pattern; and allowing at least a portion of the masking material to preferentially assemble to the portions of the existing pattern. The pattern may be comprised of a first set of regions of the substrate having a first atomic composition and a second set of regions of the substrate having a second atomic composition different from the first composition. The first set of regions may include one or more metal elements and the second set of regions may include a dielectric. The first and second regions may be treated to have different surface properties. Structures made in accordance with the method. Compositions useful for practicing the method.
    Type: Application
    Filed: June 2, 2005
    Publication date: October 20, 2005
    Inventors: Matthew Colburn, Stephen Gates, Jeffrey Hedrick, Elbert Huang, Satyanarayana Nitta, Sampath Purushothaman, Muthumanickam Sankarapandian
  • Patent number: 6954275
    Abstract: Described are high precision gap and orientation measurement methods between a template and a substrate used in imprint lithography processes. Gap and orientation measurement methods presented here include uses of broad-band light based measuring techniques.
    Type: Grant
    Filed: August 1, 2001
    Date of Patent: October 11, 2005
    Assignee: Boards of Regents, The University of Texas System
    Inventors: Byung J. Choi, Matthew Colburn, S. V. Sreenivasan, C. Grant Willson, Todd Bailey, John Ekerdt
  • Publication number: 20050208430
    Abstract: A method of forming a self aligned pattern on an existing pattern on a substrate including applying a coating of a solution containing a masking material in a carrier, the masking material being either photo or thermally sensitive; performing a blanket exposure of the substrate; and allowing at least a portion of the masking material to preferentially develop in a fashion that replicates the existing pattern of the substrate. The existing pattern includes a first set of regions of the substrate having a first reflectivity and a second set of regions of the substrate having a second reflectivity different from the first composition. The first set of regions can include one or more metal elements and the second set of regions can include one or more dielectrics. Structures made in accordance with the method. A low resolution mask is used to block out regions over the substrate. Additionally, the resist can be applied over another masking layer that contains a separate pattern.
    Type: Application
    Filed: March 19, 2004
    Publication date: September 22, 2005
    Inventors: Matthew Colburn, Satyanarayana Nitta, Sampath Purushothaman
  • Publication number: 20050208752
    Abstract: A method for fabricating a low k, ultra-low k, and extreme-low k multilayer interconnect structure on a substrate in which the interconnect line features are separated laterally by a dielectric with vertically oriented nano-scale voids formed by perforating it using sub-optical lithography patterning and etching techniques and closing off the tops of the perforations by a dielectric deposition step. The lines are supported either by solid or patterned dielectric features underneath. The method avoids the issues associated with the formation of air gaps after the fabrication of conductor patterns and those associated with the integration of conventional low k, ultra-low k and extreme low k dielectrics which have porosity present before the formation of the interconnect patterns.
    Type: Application
    Filed: March 19, 2004
    Publication date: September 22, 2005
    Inventors: Matthew Colburn, Satyanarayana Nitta, Sampath Purushothaman
  • Publication number: 20050202350
    Abstract: The process of producing a dual damascene structure used for the interconnect architecture of semiconductor chips. More specifically the use of imprint lithography to fabricate dual damascene structures in a dielectric and the fabrication of dual damascene structured molds.
    Type: Application
    Filed: March 13, 2004
    Publication date: September 15, 2005
    Inventors: Matthew Colburn, Kenneth Carter, Gary McClelland, Dirk Pfeiffer
  • Publication number: 20050167838
    Abstract: A method for manufacturing a structure includes providing a structure having an insulator layer with at least one interconnect and forming a sub lithographic template mask on the insulator layer. A selective etching step is used for etching the insulator layer through the sub lithographic template mask to form sub lithographic features near the at least one interconnect. A supra lithographic blocking mask may also be utilized. In another aspect, the method includes forming pinch off sections of sub lithographic size formed in a capping layer on the insulator layer. A semiconductor structure includes an insulator layer having at least one interconnect feature and at least one column formed in the insulator layer. A plurality of sub lithographic features formed on a top portion of the insulator layer and communicating with the at least one column is also provided. The plurality of sub lithographic features have a cross section or diameter less than any of the at least one column.
    Type: Application
    Filed: January 30, 2004
    Publication date: August 4, 2005
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Daniel Edelstein, Matthew Colburn, Edward Cooney, Timothy Dalton, John Fitzsimmons, Jeffrey Gambino, Elbert Huang, Michael Lane, Vincent McGahay, Lee Nicholson, Satyanarayana Nitta, Sampath Purushothaman, Sujatha Sankaran, Thomas Shaw, Andrew Simon, Anthony Stamper
  • Patent number: 6921615
    Abstract: A method of determining and correcting alignment during imprint lithography process is described. During an imprint lithographic process the template may be aligned with the substrate by the use of alignment marks disposed on both the template and substrate. The alignment may be determined and corrected for before the layer is processed.
    Type: Grant
    Filed: July 16, 2001
    Date of Patent: July 26, 2005
    Assignee: Board of Regents, The University of Texas System
    Inventors: Sidlgata V. Sreenivasan, Byung J. Choi, Matthew Colburn, Todd Bailey
  • Patent number: 6919152
    Abstract: A system of determining and correcting alignment during imprint lithography process is described. During an imprint lithographic process the template may be aligned with the substrate by the use of alignment marks disposed on both the template and substrate. The alignment may be determined and corrected for before the layer is processed.
    Type: Grant
    Filed: May 27, 2003
    Date of Patent: July 19, 2005
    Assignee: Board of Regents, The University of Texas System
    Inventors: S. V. Sreenivasan, Byung J. Choi, Matthew Colburn, Todd Bailey
  • Patent number: 6916585
    Abstract: A method of determining and correcting alignment during imprint lithography process is described. During an imprint lithographic process the template may be aligned with the substrate by the use of alignment marks disposed on both the template and substrate. The alignment may be determined and corrected for before the layer is processed.
    Type: Grant
    Filed: May 27, 2003
    Date of Patent: July 12, 2005
    Assignee: Board of Regents, The University of Texas Systems
    Inventors: Sidlgata V. Sreenivasan, Byung J. Choi, Matthew Colburn, Todd Bailey
  • Publication number: 20050127514
    Abstract: In a multilevel microelectronic integrated circuit, air comprises permanent line level dielectric and ultra low-K materials are via level dielectric. The air is supplied to line level subsequent to removal of sacrificial material by clean thermal decomposition and assisted diffusion of byproducts through porosities in the IC structure. Optionally, air is also included within porosities in the via level dielectric. By incorporating air to the extent produced in the invention, intralevel and interlevel dielectric values are minimized.
    Type: Application
    Filed: December 8, 2003
    Publication date: June 16, 2005
    Inventors: Shyng-Tsong Chen, Stefanie Chiras, Matthew Colburn, Timothy Dalton, Jeffrey Hedrick, Elbert Huang, Kaushik Kumar, Michael Lane, Kelly Malone, Chandrasekhar Narayan, Satyanarayana Nitta, Sampath Purushothaman, Robert Rosenberg, Christy Tyberg, Roy Yu
  • Patent number: 6902853
    Abstract: The present invention includes a method of determining a relative position of a substrate and a template spaced-apart therefrom, the substrate having substrate alignment marks disposed thereon and the template having template alignment marks disposed thereon, the method including, impinging first and second fluxes of light upon the substrate and template alignment marks, with the substrate and template alignment marks being responsive to the first flux of light defining a first response, and being responsive to the second flux of light defining a second response differing from the first response; and processing the first and second responses to form a focused image of the substrate and template alignment marks on a common plane, with the focused image indicating the relative position of the substrate and the template.
    Type: Grant
    Filed: May 11, 2004
    Date of Patent: June 7, 2005
    Assignee: Board of Regents, The University of Texas System
    Inventors: Sidlgata V. Sreenivasan, Byung J. Choi, Matthew Colburn, Todd Bailey
  • Publication number: 20050106762
    Abstract: Often used to reduce the RC delay in integrated circuits are dielectric films of porous organosilicates which have a silica like backbone with alkyl or aryl groups (to add hydrophobicity to the materials and create free volume) attached directly to the Si atoms in the network. Si—R bonds rarely survive an exposure to plasmas or chemical treatments commonly used in processing; this is especially the case in materials with an open cell pore structure. When Si—R bonds are broken, the materials lose hydrophobicity, due to formation of hydrophilic silanols and low dielectric constant is compromised. A method by which the hydrophobicity of the materials is recovered using a novel class of silylation agents which may have the general formula (R2N)XSiR?Y where X and Y are integers from 1 to 3 and 3 to 1 respectively, and where R and R? are selected from the group of hydrogen, alkyl, aryl, allyl and a vinyl moiety. Mechanical strength of porous organosilicates is also improved as a result of the silylation treatment.
    Type: Application
    Filed: May 25, 2004
    Publication date: May 19, 2005
    Inventors: Nirupama Chakrapani, Matthew Colburn, Christos Dimitrakopoulos, Dirk Pfeiffer, Sampath Purushothaman, Satyanarayana Nitta
  • Publication number: 20050079719
    Abstract: A method for forming an interconnect structure with nanocolumnar intermetal dielectric is described involving the construction of an interconnect structure using a solid dielectric, and introducing a regular array of vertically aligned nanoscale pores through stencil formation and etching to form a hole array and subsequently pinching off the tops of the hole array with a cap dielectric. Variations of the method and means to construct a multilevel nanocolumnar interconnect structure are also described.
    Type: Application
    Filed: October 10, 2003
    Publication date: April 14, 2005
    Inventors: Matthew Colburn, Satya Nitta, Sampath Purushothaman, Charles Black, Kathryn Guarini