Patents by Inventor Maud Vinet

Maud Vinet has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8013399
    Abstract: A static random access memory cell which, on a substrate surmounted by a stack of layers, including: a first plurality of transistors situated at a given level of the stack of which at least one first access transistor and at least one second access transistor are connected to a word line and are arranged between a first bit line and a first storage node and a second bit line and a second storage node, respectively; and a second plurality of transistors forming a flip-flop and situated at least one other level of the stack, beneath said given level, wherein the transistors of the second plurality of transistors each comprising a gate electrode situated opposite a channel region of a transistor of the first plurality of transistors and separated from this channel region by an insulating region provided to enable coupling of said gate electrode and said channel region.
    Type: Grant
    Filed: May 15, 2009
    Date of Patent: September 6, 2011
    Assignee: Commissariat a l'Energie Atomique
    Inventors: Olivier Thomas, Perrine Batude, Arnaud Pouydebasque, Maud Vinet
  • Patent number: 7973350
    Abstract: Semiconductor device comprising at least: one substrate, a transistor comprising at least one source region, one drain region, one channel and one gate, a planar layer based on at least one piezoelectric material, resting at least on the gate and capable of inducing at least mechanical strain on the transistor channel, in a direction that is substantially perpendicular to the plane of a face of the piezoelectric layer situated on the gate side, the piezoelectric layer being arranged between two biasing electrodes, one of the two biasing electrodes being formed by a first layer based on at least one electrically conductive material such that the piezoelectric layer is arranged between this first conductive layer and the gate of the transistor.
    Type: Grant
    Filed: May 13, 2008
    Date of Patent: July 5, 2011
    Assignee: Commissariat a l'Energie Atomique
    Inventors: Michael Collonge, Maud Vinet
  • Patent number: 7968945
    Abstract: An improved microelectronic device, and method for making such a microelectronic device. The device includes one or plural transistors and piezoelectric mechanisms, with an arrangement capable of applying a variable mechanical strain on transistor channels.
    Type: Grant
    Filed: June 21, 2006
    Date of Patent: June 28, 2011
    Assignee: Commissariat a l'Energie Atomique
    Inventors: Jerome Lolivier, Maud Vinet, Thierry Poiroux
  • Publication number: 20110147849
    Abstract: An integrated circuit including: a first transistor; a second transistor, arranged on the first transistor, whereof a channel region is formed in a semiconductor layer including two approximately parallel primary faces; a portion of an electrically conductive material electrically connected to a gate of the first transistor and arranged between the gate of the first transistor and the channel region of the second transistor; a dielectric layer arranged between the portion of the electrically conductive material and the channel region of the second transistor; and in which the section of the channel region of the second transistor is included in the section of the portion of the electrically conductive material, and the channel region of the second transistor is arranged between the portion of the electrically conductive material and a gate of the second transistor.
    Type: Application
    Filed: August 25, 2010
    Publication date: June 23, 2011
    Applicant: COMMISS. A L'ENERGIE ATOM. ET AUX ENERG. ALTERNA.
    Inventors: Emmanuel AUGENDRE, Maud Vinet, Laurent Clavelier, Perrine Batude
  • Publication number: 20110003443
    Abstract: A method for producing a transistor with metallic source and drain including the steps of: a) producing a gate stack, b) producing two portions of a material capable of being selectively etched relative to a second dielectric material and arranged at the locations of the source and of the drain of the transistor, c) producing a second dielectric material-based layer covering the stack and the two portions of material, d) producing two holes in the second dielectric material-based layer forming accesses to the two portions of material, e) etching of said two portions of material, f) depositing a metallic material in the two formed cavities, and also including, between steps a) and b), a step of deposition of a barrier layer on the stack, against the lateral sides of the stack and against the face of the first dielectric material-based layer.
    Type: Application
    Filed: June 8, 2010
    Publication date: January 6, 2011
    Applicant: COMMISS. A L'ENERGIE ATOM. ET AUX ENERG. ALTERNA.
    Inventors: Bernard Previtali, Thierry Poiroux, Maud Vinet
  • Publication number: 20100320541
    Abstract: A method for fabricating a microelectronic device with one or plural asymmetric double-gate transistors, including: a) forming one or plural structures on a substrate including at least a first semiconducting block configured to form a first gate of a double-gate transistor, and at least a second semiconducting block configured to form a second gate of the double-gate transistor, the first block and the second block being located on opposite sides of at least one semiconducting zone and separated from the semiconducting zone by a first gate dielectric zone and a second gate dielectric zone respectively, and b) doping at least one or plural semiconducting zones in the second block of at least one given structure among the structures, using at least one implantation selective relative to the first block.
    Type: Application
    Filed: December 28, 2007
    Publication date: December 23, 2010
    Applicant: COMMISSARIAT A L'ENERGIE ATOMIQUE
    Inventors: Maud Vinet, Olivier Thomas, Olivier Rozeau, Thierry Poiroux
  • Publication number: 20100317167
    Abstract: A method for fabricating a microelectronic device with one or plural double-gate transistors, including: a) forming one or plural structures on a substrate including at least a first block configured to form a first gate of a double-gate transistor, and at least a second block configured to form the second gate of said double-gate, the first block and the second block being located on opposite sides of at least one semiconducting zone and separated from the semiconducting zone by a first gate dielectric zone and a second gate dielectric zone respectively, and b) doping at least one or plural semiconducting zones in the second block of at least one given structure among the structures, using at least one implantation selective relative to the first block, the second block being covered by a hard mask, a critical dimension of the hard mask being larger than the critical dimension of the second block.
    Type: Application
    Filed: December 28, 2007
    Publication date: December 16, 2010
    Applicant: COMMISSARIAT A L' ENERGIE ATOMIQUE
    Inventors: Maud Vinet, Olivier Thomas, Olivier Rozeau, Thierry Poiroux
  • Patent number: 7829916
    Abstract: Source and drain electrodes are each formed by an alternation of first and second layers made from a germanium and silicon compound. The first layers have a germanium concentration comprised between 0% and 10% and the second layers have a germanium concentration comprised between 10% and 50%. At least one channel connects two second layers respectively of the source electrode and drain electrode. The method comprises etching of source and drain zones, connected by a narrow zone, in a stack of layers. Then superficial thermal oxidation of said stack is performed so a to oxidize the silicon of the germanium and silicon compound having a germanium concentration comprised between 10% and 50% and to condense the germanium Ge. The oxidized silicon of the narrow zone is removed and a gate dielectric and a gate are deposited on the condensed germanium of the narrow zone.
    Type: Grant
    Filed: May 23, 2006
    Date of Patent: November 9, 2010
    Assignee: Commissariat a L'Energie Atomique
    Inventors: Yves Morand, Thierry Poiroux, Maud Vinet
  • Patent number: 7812410
    Abstract: A microelectronic device, including at least one transistor including: on a substrate, a semiconductor zone with a channel zone covered with a gate dielectric zone, a mobile gate, suspended above the gate dielectric zone and separated from the gate dielectric zone by an empty space, which the gate is located at an adjustable distance from the gate dielectric zone, and a piezoelectric actuation device including a stack formed by at least one layer of piezoelectric material resting on a first biasing electrode, and a second biasing electrode resting on the piezoelectric material layer, wherein the gate is attached to the first biasing electrode and is in contact with the first biasing electrode, and the piezoelectric actuation device is configured to move the gate with respect to the channel zone.
    Type: Grant
    Filed: July 7, 2008
    Date of Patent: October 12, 2010
    Assignee: Commissariat a l'Energie Atomique
    Inventors: Michael Collonge, Maud Vinet, Olivier Thomas
  • Patent number: 7768821
    Abstract: The present application relates to a non-volatile random-access memory cell equipped with a suspended mobile gate and with piezoelectric means for operating the gate.
    Type: Grant
    Filed: July 8, 2008
    Date of Patent: August 3, 2010
    Assignee: Commissariat a l'Energie Atomique
    Inventors: Olivier Thomas, Michael Collonge, Maud Vinet
  • Publication number: 20100178743
    Abstract: A method for making a microelectronic device with one or plural double-gate transistors, including: a) forming one or plural structures on a substrate including at least one first block configured to form a first gate of a double-gate transistor, and at least a second block configured to form the second gate of the double-gate, the first block and the second block being located on opposite sides of at least one semiconducting zone and separated from the semiconducting zone by a first gate dielectric zone and a second gate dielectric zone respectively; and b) doping at least one or plural semiconducting zones in the second block of at least one given structure among the structures, using at least a first implantation selective relative to the first block, the implantation being done on a first side of the given structure, the part of the structure on the other side of the normal to the principal plane of the substrate passing through the semiconducting zone not being implanted.
    Type: Application
    Filed: December 28, 2007
    Publication date: July 15, 2010
    Applicant: COMMISSARIAT A L'ENERGIE ATOMIQUE
    Inventors: Maud Vinet, Olivier Thomas, Olivier Rozeau, Thierry Poiroux
  • Patent number: 7713850
    Abstract: Method for forming a structure provided with at least one zone of one or several semiconductor nanocrystals (13). It consists in: exposing with a beam of electrons (11) at least one zone (12) of a semiconductor film (1) lying on an electrically insulating support (2), the exposed zone (12) contributing to defining at least one dewetting zone (10) of the film (1), annealing the film (1) at high temperature in such a way that the dewetting zone (10) retracts giving the zone of one or several nanocrystals (13).
    Type: Grant
    Filed: July 19, 2005
    Date of Patent: May 11, 2010
    Assignee: Commissariat A l'Energie Atomique
    Inventors: Maud Vinet, Jean-Charles Barbe, Pierre Mur, François De Crecy
  • Publication number: 20100096700
    Abstract: A method for fabricating a microelectronic device with one or several asymmetric and symmetric double-gate transistors on the same substrate.
    Type: Application
    Filed: December 28, 2007
    Publication date: April 22, 2010
    Applicant: COMMISSARIAT A L'ENERGIE ATOMIQUE
    Inventors: Maud Vinet, Olivier Thomas, Olivier Rozeau, Thierry Poiroux
  • Patent number: 7678635
    Abstract: Method of producing a transistor, comprising in particular the steps of: producing a first etching mask on a gate layer, one edge of the first mask forming a pattern of the first edge of a gate of the transistor, etching the gate layer according to the first etching mask, first ion implantation in a part of the substrate not covered by the gate layer, trimming the first etching mask over a length equal to a gate length of the transistor, producing a second etching mask on the gate layer, removing the first etching mask etching the gate layer according to the second etching mask, second ion implantation in another part of the substrate.
    Type: Grant
    Filed: February 13, 2008
    Date of Patent: March 16, 2010
    Assignee: Commissariat a l'Energie Atomique
    Inventors: Laurent Clavelier, Frederic Mayer, Maud Vinet, Simon Deleonibus
  • Publication number: 20090294822
    Abstract: A microelectronic device comprising: a substrate surmounted by a stack of layers, at least one first transistor situated at a given level of said stack, at least one second transistor situated at a second level of said stack, above said given level, the first transistor comprising a gate electrode situated opposite a channel zone of the second transistor, the first transistor and the second transistor being separated by means of an insulating zone, said insulating zone having, in a first region between said gate of said first transistor and said channel of said second transistor, a composition and thickness provided so as to enable a coupling between the gate electrode of the first transistor and the channel of the second transistor, said insulating zone comprising a second region around the first region, between the access zones of the first and the second transistor of thickness and composition different to those of said first region.
    Type: Application
    Filed: May 29, 2009
    Publication date: December 3, 2009
    Applicant: COMMISSARIAT A L'ENERGIE ATOMIQUE
    Inventors: Perrine Batude, Laurent Clavelier, Marie-Anne Jaud, Olivier Thomas, Maud Vinet
  • Publication number: 20090294861
    Abstract: A non-volatile random access memory cell which, on a substrate surmounted by a stack of layers, comprises: a first plurality of transistors situated at a given level of the stack of which at least one first access transistor and at least one second access transistor, which are arranged between a first bit line and a first storage node, and between a second bit line and a second storage node, respectively, the first access transistor and the second access transistor having a gate connected to a word line, a second plurality of transistors forming a flip-flop and situated at, at least one other level of the stack, beneath said given level, the transistors of the second plurality of transistors each comprising a gate electrode situated opposite a channel region of a transistor of the first plurality of transistors and separated from this channel region by means of an insulating region provided to enable coupling of said gate electrode and said channel region.
    Type: Application
    Filed: May 15, 2009
    Publication date: December 3, 2009
    Applicant: COMMISSARIAT A L'ENERGIE ATOMIQUE
    Inventors: Olivier THOMAS, Perrine Batude, Arnaud Pouydebasque, Maud Vinet
  • Publication number: 20090286363
    Abstract: Method for making a field effect transistor comprising the following steps: a) make a structure on a substrate, comprising a channel, a gate and a hard mask, b) formation of a dielectric completely covering said structure and locations of a source and a drain of the transistor and a peripheral zone, c) in the dielectric portion, make two holes exposing the sidewalls of the channel, d) deposit a first metallic layer on the walls of the holes, e) silicide said sidewalls, f) deposit a second metallic layer on the first metallic layer, forming the source and the drain of the transistor with the previously silicided portions, g) chemical mechanical polishing of the second metallic layer with a stop on the hard mask.
    Type: Application
    Filed: April 30, 2009
    Publication date: November 19, 2009
    Applicant: COMMISSARIAT A L' ENERGIE ATOMIQUE
    Inventors: Maud VINET, Thierry Poiroux, Bernard Previtali
  • Patent number: 7579226
    Abstract: A method is provided for fabricating a thin layer element, in which a layer of a first material supports a pattern of a second material having a thickness of less than 15 nm, including a step of doping by implanting a chemical species over at least a portion of the layer-pattern assembly to stabilize the pattern on the layer.
    Type: Grant
    Filed: August 19, 2005
    Date of Patent: August 25, 2009
    Assignee: Commissariat a l'Energie Atomique
    Inventors: Jean-Charles Barbe, Maud Vinet, Olivier Faynot
  • Publication number: 20090127584
    Abstract: Source and drain electrodes are each formed by an alternation of first and second layers made from a germanium and silicon compound. The first layers have a germanium concentration comprised between 0% and 10% and the second layers have a germanium concentration comprised between 10% and 50%. At least one channel connects two second layers respectively of the source electrode and drain electrode. The method comprises etching of source and drain zones, connected by a narrow zone, in a stack of layers. Then superficial thermal oxidation of said stack is performed so a to oxidize the silicon of the germanium and silicon compound having a germanium concentration comprised between 10% and 50% and to condense the germanium Ge. The oxidized silicon of the narrow zone is removed and a gate dielectric and a gate are deposited on the condensed germanium of the narrow zone.
    Type: Application
    Filed: May 23, 2006
    Publication date: May 21, 2009
    Applicants: COMMISSARIAT A L'ENERGIE ATOMIQUE, STMICROELECTRONICS SA
    Inventors: Yves Morand, Thierry Poiroux, Maud Vinet
  • Patent number: 7510919
    Abstract: The invention relates to a thin film having a thickness of less than 10 nm, made of oxidizable semi-conductor material and patterned in the form of patterns. To prevent the dewetting phenomenon of said patterns, lateral oxidized zones are arranged at the periphery of each pattern of the thin film so as to form an anchoring. This anchoring can be achieved by forming an oxide layer over the whole of the thin film and then depositing a nitride layer. Then the nitride and oxide layers and the thin film are patterned and the thin film is laterally oxidized so that each pattern of the thin film comprises, at the periphery thereof, an oxidized zone of predetermined width. The nitride and oxide layers are then removed so as to release the patterns oxidized at their periphery.
    Type: Grant
    Filed: July 12, 2005
    Date of Patent: March 31, 2009
    Assignee: Commissariat a l'Energie Atomique
    Inventors: Jean-Charles Barbe, Maud Vinet, Béatrice Drevet, Carine Jahan